512Mbit XDR™ DRAM (C-die)

4M x 16(/8/4/2) bit x 8s Banks

Version 0.3

Aug 2005

Notice

INFORMATION IN THIS DOCUMENT IS PROVIDED IN RELATION TO SAMSUNG PRODUCTS, AND IS SUBJECT TO CHANGE WITHOUT NOTICE.

NOTHING IN THIS DOCUMENT SHALL BE CONSTRUED AS GRANTING ANY LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE,

TO ANY INTELLECTUAL PROPERTY RIGHTS IN SAMSUNG PRODUCTS OR TECHNOLOGY. ALL INFORMATION IN THIS DOCUMENT IS PROVIDED

ON AS “AS IS” BASIS WITHOUT GUARANTEE OR WARRANTY OF ANY KIND.

1. For updates or additional information about Samsung products, contact your nearest Samsung office.

2. Samsung products are not intended for use in life support, critical care, medical, safety equipment, or similar applications where Product failure could result in loss of life or personal or physical harm, or any military or defense application, or any governmental procurement to which special terms or provisions may apply.

3. Any system or application incorporating Samsung Memory Product(s) shall be designed to use or access the memory addresses in a balanced and proportionate manner. Disproportionate, excessive and/or repeated access to a particular address may result in reduction of product life.

* Samsung Electronics reserves the right to change products or specification without notice.

XDR is a trademark of Rambus Inc.
### Change History

<table>
<thead>
<tr>
<th>Version 0.1 (May 2005) - Preliminary</th>
</tr>
</thead>
<tbody>
<tr>
<td>- First Copy</td>
</tr>
<tr>
<td>- Based on the Rambus XDR™ DRAM Datasheet Version 0.85</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Version 0.2 (June 2005) - Preliminary</th>
</tr>
</thead>
<tbody>
<tr>
<td>- Based on the Rambus XDR™ DRAM Datasheet Version 0.88</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Version 0.3 (Aug 2005) - Preliminary</th>
</tr>
</thead>
<tbody>
<tr>
<td>- Based on the Rambus XDR™ DRAM Datasheet Version 0.88</td>
</tr>
</tbody>
</table>
Overview

The Rambus XDR DRAM device is a general-purpose high-performance memory device suitable for use in a broad range of applications, including computer memory, graphics, video, and any other application where high bandwidth and low latency are required.

The 512Mb XDR DRAM device is a CMOS DRAM organized as 32M words by 16bits. The use of Differential Rambus Signaling Level(DRSL) technology permits 4000/3200/2400 Mb/s transfer rates while using conventional system and board design technologies. XDR DRAM devices are capable of sustained data transfers up to 8000 MB/s.

XDR DRAM device architecture allows the highest sustained bandwidth for multiple, interleaved randomly addressed memory transactions. The highly-efficient protocol yields over 95% utilization while allowing fine access granularity. The device’s eight banks support up to four interleaved transactions.

Features

♦ Highest pin bandwidth available
  - 4000/3200/2400 Mb/s Octal Data Rate(ODR) Signaling

♦ Bi-directional differential RSL(DRSL)
  - Flexible read/write bandwidth allocation
  - Minimum pin count

♦ Programmable on-chip termination
  - Adaptive impedance matching
  - Reduced system cost and routing complexity

♦ Highest sustained bandwidth per DRAM device
  - Up to 8000 MB/s sustained data rate
  - Eight banks : bank-interleaved transaction at full bandwidth
  - Dynamic request scheduling
  - Early-read-after-write support for maximum efficiency
  - Zero overhead refresh

♦ Low Latency
  - 2.0/2.5/3.33ns request packets
  - Point-to-point data interconnect for fastest possible flight time
  - Support for low-latency, fast-cycle cores

♦ Low Power
  - 1.8V VDD
  - Programmable small-swing I/O signaling(DRSL)
  - Low power PLL/DLL design
  - Powerdown self-refresh support
  - Per pin I/O powerdown for narrow-width operation

♦ 0.49us refresh intervals(32K/16ms refresh)
### Key Timing Parameters/Part Numbers

<table>
<thead>
<tr>
<th>Organization</th>
<th>Bandwidth (1/(t_{\text{BIT}}))(^a)</th>
<th>Latency ((t_{\text{RAC}}))(^b)</th>
<th>Bin(^c,d)</th>
<th>Part Number</th>
</tr>
</thead>
<tbody>
<tr>
<td>32Mx16</td>
<td>2400</td>
<td>36</td>
<td>A</td>
<td>K4Y50164UC-JCA2</td>
</tr>
<tr>
<td></td>
<td>3200</td>
<td>35</td>
<td>B</td>
<td>K4Y50164UC-JCB3</td>
</tr>
<tr>
<td></td>
<td>4000</td>
<td>28</td>
<td>C</td>
<td>K4Y50164UC-JCC4</td>
</tr>
<tr>
<td>64Mx8</td>
<td>2400</td>
<td>36</td>
<td>A</td>
<td>K4Y50084UC-JCA2</td>
</tr>
<tr>
<td></td>
<td>3200</td>
<td>35</td>
<td>B</td>
<td>K4Y50084UC-JCB3</td>
</tr>
<tr>
<td></td>
<td>4000</td>
<td>28</td>
<td>C</td>
<td>K4Y50084UC-JCC4</td>
</tr>
<tr>
<td>128Mx4</td>
<td>2400</td>
<td>36</td>
<td>A</td>
<td>K4Y50044UC-JCA2</td>
</tr>
<tr>
<td></td>
<td>3200</td>
<td>35</td>
<td>B</td>
<td>K4Y50044UC-JCB3</td>
</tr>
<tr>
<td></td>
<td>4000</td>
<td>28</td>
<td>C</td>
<td>K4Y50044UC-JCC4</td>
</tr>
<tr>
<td>256Mx2</td>
<td>2400</td>
<td>36</td>
<td>A</td>
<td>K4Y50024UC-JCA2</td>
</tr>
<tr>
<td></td>
<td>3200</td>
<td>35</td>
<td>B</td>
<td>K4Y50024UC-JCB3</td>
</tr>
<tr>
<td></td>
<td>4000</td>
<td>28</td>
<td>C</td>
<td>K4Y50024UC-JCC4</td>
</tr>
</tbody>
</table>

\(^a\) Data rate measured in Mbit/s per DQ differential pair. See “Timing Conditions” on page 56 and “Timing Characteristics” on page 59. Note that \(t_{\text{BIT}}=t_{\text{CYCLE}}/8\).

\(^b\) Read access time \(t_{\text{RAC}}(=t_{\text{RCD-R}}+t_{\text{CAC}})\) measured in ns. See “Timing Parameters” on page 60.

\(^c\) Timing parameter bin. See “Timing Parameters” on page 60. This is a measure of the number of interleaved read transactions needed for maximum efficiency (the value \(\text{Ceiling}(t_{\text{RC-R}}/t_{\text{RR-D}})\)). For bin A, \(t_{\text{RC-R}}/t_{\text{RR-D}}=4\), and for bin B, \(t_{\text{RC-R}}/t_{\text{RR-D}}=5\) for bin C, \(t_{\text{RC-R}}/t_{\text{RR-D}}=6\).

\(^d\) Bin support is vendor dependent.
General Description

The timing diagrams in Figure 1 illustrate XDR DRAM device write and read transactions. There are three sets of pins used for normal memory access transactions: CFM/CFMN clock pins, RQ11..0 request pins, and DQ15..0/DQN15..0 data pins. The "N" appended to a signal name denotes the complementary signal of a differential pair.

A transaction is a collection of packets needed to complete a memory access. A packet is a set of bit windows on the signals of a bus. There are two buses that carry packets: the RQ bus and DQ bus. Each packet on the RQ bus uses a set of 2 bit-windows on each signal, while the DQ bus uses a set of 16 bit-windows on each signal.

In the write transaction shown in Figure 1, a request packet (on the RQ bus) at clock edge T0 contains an activate (ACT) command. This causes row Ra of bank Ba in the memory component to be loaded into the sense amp array for the bank. A second request packet at clock edge T1 contains a write (WR) command. This causes the data packet D(a1) at edge T4 to be written to column Ca1 of the sense amp array for bank Ba. A third request packet at clock edge T3 contains another write (WR) command. This causes the data packet D(a2) at edge T6 to also be written to column Ca2. A final request packet at clock edge T13 contains a precharge (PRE) command.

The spacings between the request packets are constrained by the following timing parameters in the diagram: tRCD-W, tCC, and tWRP. In addition, the spacing between the request packets and data packets is constrained by the tCWD parameter. The spacing of the CFM/CFMN clock edges is constrained by tCYCLE.

The read transaction shows a request packet at clock edge T0 containing an ACT command. This causes row Ra of bank Ba of the memory component to load into the sense amp array for the bank. A second request packet at clock edge T5 contains a read (RD) command. This causes the data packet Q(a1) at edge T11 to be read from column Ca1 of the sense amp array for bank Ba. A third request packet at clock edge T7 contains another RD command. This causes the data packet Q(a2) at edge T13 to also be read from column Ca2. A final request packet at clock edge T13 contains a PRE command.

The spacings between the request packets are constrained by the following timing parameters in the diagram: tRCD-R, tCC, and tRDP. In addition, the spacing between the request and data packets are constrained by the tCAC parameter.
Pinouts and Definitions

The following table shows the pin assignment of the center-bonded fanout XDR DRAM Package. The mechanical dimensions of this package are shown on page 72. Note - Pin #1 is at the A1 position.

<table>
<thead>
<tr>
<th>Pin #</th>
<th>Pin Name</th>
<th>Pin Function</th>
</tr>
</thead>
<tbody>
<tr>
<td>16</td>
<td>DQ10</td>
<td>DQ0</td>
</tr>
<tr>
<td>15</td>
<td>DQN10</td>
<td>SDO</td>
</tr>
<tr>
<td>14</td>
<td>DQ6</td>
<td>DQN0</td>
</tr>
<tr>
<td>13</td>
<td>DQN6</td>
<td>VDD</td>
</tr>
<tr>
<td>12</td>
<td>VDD</td>
<td>GND</td>
</tr>
<tr>
<td>11</td>
<td>GND</td>
<td>VTERM</td>
</tr>
<tr>
<td>10</td>
<td>VDD</td>
<td>GND</td>
</tr>
<tr>
<td>9</td>
<td>GND</td>
<td>VDD</td>
</tr>
<tr>
<td>8</td>
<td>GND</td>
<td>GND</td>
</tr>
<tr>
<td>7</td>
<td>GND</td>
<td>VDD</td>
</tr>
<tr>
<td>6</td>
<td>GND</td>
<td>GND</td>
</tr>
<tr>
<td>5</td>
<td>VDD</td>
<td>VTERM</td>
</tr>
<tr>
<td>4</td>
<td>DQ14</td>
<td>GND</td>
</tr>
<tr>
<td>3</td>
<td>DQN14</td>
<td>RQ0</td>
</tr>
<tr>
<td>2</td>
<td>DQ2</td>
<td>GND</td>
</tr>
<tr>
<td>1</td>
<td>DQN2</td>
<td>SDI</td>
</tr>
</tbody>
</table>

Table 1: 104ball XDR DRAM Package (Top View)

The pin #1 (ROW1, COLA) is located at the A1 position on the top side and the A1 position is marked by the marker "•".

Chip
Pin Description

Table 2 summarizes the pin functionality of the XDR DRAM device. The first group of pins provide the necessary supply voltages. These include $V_{DD}$ and GND for the core and interface logic, $V_{REF}$ for receiving input signals, and $V_{TERM}$ for the driving output signals.

The next group of pins are used for high bandwidth memory accesses. These include DQ15 ... DQ0 and DQN15 ... DQN0 for carrying read and write data signals, RQ11 ... RQ0 for carrying request signals, and CFM and CFMN for carrying timing information used by the DQ, DQN and RQ signals.

The final set of pins comprise the serial interface that is used for control register accesses. These include RST for initializing the state of the device, CMD for carrying command signals, SDI and SDO for carrying register read data, and SCK for carrying the timing information used by the RST, SDI, SDO, and CMD signals.

<table>
<thead>
<tr>
<th>Signal</th>
<th>I/O</th>
<th>Type</th>
<th>No. of pins</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>$V_{DD}$</td>
<td>-</td>
<td>-</td>
<td>22a</td>
<td>Supply voltage for the core and interface logic of the device.</td>
</tr>
<tr>
<td>GND</td>
<td>-</td>
<td>-</td>
<td>24a</td>
<td>Ground reference for the core and interface logic of the device.</td>
</tr>
<tr>
<td>$V_{REF}$</td>
<td>-</td>
<td>-</td>
<td>1</td>
<td>Logic threshold reference voltage for RSL signals.</td>
</tr>
<tr>
<td>$V_{TERM}$</td>
<td>-</td>
<td>-</td>
<td>4a</td>
<td>Termination voltage for DRSL signals.</td>
</tr>
<tr>
<td>DQ15..0</td>
<td>I/O</td>
<td>DRSLb</td>
<td>16</td>
<td>Positive data signals that carry write or read data to and from the device.</td>
</tr>
<tr>
<td>DQN15..0</td>
<td>I/O</td>
<td>DRSLb</td>
<td>16</td>
<td>Negative data signals that carry write or read data to and from the device.</td>
</tr>
<tr>
<td>RQ11..0</td>
<td>I</td>
<td>RSLb</td>
<td>12</td>
<td>Request signals that carry control and address information to the device.</td>
</tr>
<tr>
<td>CFM</td>
<td>I</td>
<td>DIFFCLKb</td>
<td>1</td>
<td>Clock from master — Positive interface clock used for receiving RSL signals, and receiving and transmitting DRSL signals from the Channel.</td>
</tr>
<tr>
<td>CFMN</td>
<td>I</td>
<td>DIFFCLKb</td>
<td>1</td>
<td>Clock from master — Negative interface clock used for receiving RSL signals, and receiving and transmitting DRSL signals from the Channel.</td>
</tr>
<tr>
<td>RST</td>
<td>I</td>
<td>RSLb</td>
<td>1</td>
<td>Reset input — This pin is used to initialize the device.</td>
</tr>
<tr>
<td>CMD</td>
<td>I</td>
<td>RSLb</td>
<td>1</td>
<td>Command input — This pin carries command, address, and control register write data into the device.</td>
</tr>
<tr>
<td>SCK</td>
<td>I</td>
<td>RSLb</td>
<td>1</td>
<td>Serial clock input — Clock source used for reading from and writing to the control registers.</td>
</tr>
<tr>
<td>SDI</td>
<td>I</td>
<td>RSLb</td>
<td>1</td>
<td>Serial data input — This pin carries control register read data through the device. This pin is also used to initialize the device.</td>
</tr>
<tr>
<td>SDO</td>
<td>O</td>
<td>CMOSb</td>
<td>1</td>
<td>Serial data output — This pin carries control register read data from the device. This pin is also used to initialize the device.</td>
</tr>
<tr>
<td>RSRV</td>
<td>-</td>
<td>-</td>
<td>2</td>
<td>Reserved pins — Follow Rambus XDR system design guidelines for connecting RSRV pins</td>
</tr>
</tbody>
</table>

- The exact number of $V_{DD}$/GND/$V_{TERM}$ pins may vary between XDR DRAM vendors.
- All DQ and CFM signals are high-true; low voltage is logic 0 and high voltage is logic 1.
- All DQN, CFMN, RQ, RSL, and CMOS signals are low-true; high voltage is logic 0 and low voltage is logic 1.
A block diagram of the XDR DRAM device is shown in Figure 2. It shows all interface pins and major internal blocks.

The CFM and CFMN clock signals are received and used by the clock generation logic to produce three virtual clock signals: \(1/t_{CYCLE}\), \(2/t_{CYCLE}\), and \(16/t_{CC}\). The frequency of these signals are 1x, 2x, and 8x that of the CFM and CFMN signals. These virtual signals show the effective data rate of the logic blocks to which they connect; they are not necessarily present in the actual memory component.

The RQ11 ... RQ0 pins receive the request packet. Two 12-bit words are received in one \(t_{CYCLE}\) interval. This is indicated by the \(2/t_{CYCLE}\) clocking signal connected to the 1:2 Demux Block that assembles the 24-bit request packet. These 24bits are loaded into a register(clocked by the \(1/t_{CYCLE}\) clocking signal) and decoded by the Decode Block. The \(V_{REF}\) pin supplies a reference voltage used by the RQ receivers.

Three sets of control signals are produced by the Decode Block. These include the bank(BA) and row(R) addresses for an activate(ACT) command, the bank(BR) and row(REFr) addresses for a refresh activate(REFA) command, the bank(BP) address for a precharge(PRE) command, the bank(BR) address for a refresh precharge(REFP) command, and the bank(BC) and column(SC) addresses for a read(RD) or write(WR or WRM) command. In addition, a mask(M) is used for a masked write(WRM) command.

These commands can all be optionally delayed in increments of \(t_{CYCLE}\) under control of delay fields in the request. The control signals of the commands are loaded into registers and presented to the memory core. These registers are clocked at maximum rates determined by core timing parameters, in this case \(1/t_{RR}\), \(1/t_{PP}\) and \(1/t_{CC}\) (1/4, 1/4, and 1/2 the frequency of CFM in the -3200 component). These registers may be loaded at any \(t_{CYCLE}\) rising edge. Once loaded, they should not be changed until a \(t_{RR}\), \(t_{PP}\) or \(t_{CC}\) time later because timing paths of the memory core need time to settle.

A bank address is decoded for an ACT command. The indicated row of the selected bank is sensed and placed into the associated sense amp array for the bank. Sensing a row is also referred to as “Opening a page” for the bank.

Another bank address is decoded for a PRE command. The indicated bank and associated sense amp array are precharged to a state in which a subsequent ACT command can be applied. Precharging a bank is also called “closing the page” for the bank.

After a bank is given an ACT command and before it is given a PRE command, it may receive read(RD) and write(WR) column commands. These commands permit the data in the bank’s associated sense amp array to be accessed.

For a WR command, the bank address is decoded. The indicated column of the associated sense amp array of the selected bank is written with the data received from the DQ15 ... DQ0 pins. The bank address is decoded for a RD command. The indicated column of the selected bank’s associated sense amp array is read. The data is transmitted onto the DQ15 ... DQ0 pins.

The DQ15 ... DQ0 pins receive the write data packet(D) for a write transaction. 16 sixteen-bit words are received in one \(t_{CC}\) interval. This is indicated by the \(16/t_{CC}\) clocking signal connected to the 1:16 Demux Block that assembles the 16x16-bit write data packet. The write data is then driven to the selected Sense Amp Array Bank.

16 sixteen-bit words are accessed in the selected Sense Amp Array Bank for a read transaction. The DQ15 ... DQ0 pins transmit the read data packet(Q) in one \(t_{CC}\) interval. This is indicated by the \(16/t_{CC}\) clocking signal connected to the 16:1 Mux Block. The \(V_{TERM}\) pin supplies a termination voltage for the DQ pins.

The RST, SCK, and CMD pins connect to the Control Register block. These pins supply the data, address and control needed to write the control registers. The read data for these registers is accessed through the SDO/SDI pins. These pins are also used to initialize the device.

The control registers are used to transition between power modes, and are also used for calibrating the high speed transmit and receive circuits of the device. The control registers also supply bank(REFB) and row(REFr) address for refresh operations.
Figure 2: 512Mb (8x4Mx16) XDR DRAM Block Diagram
Request Packets

A request packet carries address and control information to the memory device. This section contains tables and diagrams for packet formats, field encodings and packet interactions.

Request Packet Formats

There are five types of request packets:

1. ROWA — specifies an ACT command
2. COL — specifies RD and WR commands
3. COLM — specifies a WRM command
4. ROWP — specifies PRE and REF commands
5. COLX — specifies the remaining commands

Table 3 describes fields within different request packet types. Various request packet type formats are illustrated in Figure3.

Each packet type consists of 24 bits sampled on the RQ11..0 pins on two successive edges of the CFM/CFMN clock. The request packet formats are distinguished by the OP3..0 field. This field also specifies the operation code of the desired command.

In the ROWA packet, a bank address (BA), row address (R), and command delay (DELA) are specified for the activate (ACT) command.

In the COL packet, a bank address (BC), column address (C), sub-column address (SC), command delay (DELC), and sub-opcode (WRX) are specified for the read (RD) and write (WR) commands.

In the COLM packet, a bank address (BC), column address (C), sub-column address (SC), and mask field (M) are specified for the masked write (WRM) command.

In the ROWP packet, two independent commands may be specified. A bank address (BP) and sub-opcode (POP) are specified for the precharge (PRE) commands. An address field (RA) and sub-opcode (ROP) are specified for the refresh (REF) commands.

In the COLX packet, a sub-operation code field (XOP) is specified for the remaining commands.

<table>
<thead>
<tr>
<th>Field</th>
<th>Packet Types</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>OP3..0</td>
<td>ROWA/ROWP/COL/COLM/COLX</td>
<td>4-bit operation code that specifies packet format. (Encoded commands are in Table 4 on page 10.)</td>
</tr>
<tr>
<td>DELA</td>
<td>ROWA</td>
<td>Delay the associated row activate command by 0 or 1 tCYCLE.</td>
</tr>
<tr>
<td>BA2..0</td>
<td>ROWA</td>
<td>3-bit bank address for row activate command.</td>
</tr>
<tr>
<td>R11..0</td>
<td>ROWA</td>
<td>12-bit row address for row activate command.</td>
</tr>
<tr>
<td>SR1..0</td>
<td>ROWA</td>
<td>2-bit sub-row address for sub-row sensing (see “Sub-Row (Sub-Page) Sensing” on page 46).</td>
</tr>
<tr>
<td>WRX</td>
<td>COL</td>
<td>Specifies RD (=0) or WR (=1) command.</td>
</tr>
<tr>
<td>DELC</td>
<td>COL</td>
<td>Delay the column read or write command by 0 or 1 tCYCLE.</td>
</tr>
<tr>
<td>BC2..0</td>
<td>COL/COLM</td>
<td>3-bit bank address for column read or write command.</td>
</tr>
<tr>
<td>C9..4</td>
<td>COL/COLM</td>
<td>6-bit column address for column read or write command.</td>
</tr>
<tr>
<td>SC3..0</td>
<td>COL/COLM</td>
<td>4-bit sub-column address for dynamic width (see “Dynamic Width Control” on page 47).</td>
</tr>
<tr>
<td>M7..0</td>
<td>COLM</td>
<td>8-bit mask for masked-write command WRM.</td>
</tr>
<tr>
<td>POP2..0</td>
<td>ROWP</td>
<td>3-bit operation code that specifies row precharge command with a delay of 0 to 3 tCYCLE. (Encoded commands are in Table 6 on page 11).</td>
</tr>
<tr>
<td>BP2..0</td>
<td>ROWP</td>
<td>3-bit bank address for row precharge command.</td>
</tr>
<tr>
<td>ROP2..0</td>
<td>ROWP</td>
<td>3-bit operation code that specifies refresh commands. (Encoded commands are in Table 5 on page 10).</td>
</tr>
<tr>
<td>RA7..0</td>
<td>ROWP</td>
<td>8-bit refresh address field (specifies BR bank address, delay value, and REFr load value).</td>
</tr>
<tr>
<td>XOP3..0</td>
<td>COLX</td>
<td>4-bit extended operation code that specifies calibration and powerdown commands. (Encoded commands are in Table 7 on page 11).</td>
</tr>
</tbody>
</table>
Figure 3: Request Packet Formats

- **CFM**
  - `T0` to `T6`
  - `tCYCLE`
- **CFMN**
  - `T7` to `T8`
  - `tCYCLE`
- **RQ11**
  - `T9` to `T12`
  - `tCYCLE`
  - `OP / DEL`
- **RQ10**
  - `T13` to `T14`
  - `tCYCLE`
  - `OP / DE/L`
- **RQ9**
  - `T15` to `T16`
  - `tCYCLE`
  - `OP / DEL`
- **RQ8**
  - `T17` to `T18`
  - `tCYCLE`
  - `OP / DEL`
- **RQ7**
  - `T19` to `T20`
  - `tCYCLE`
  - `OP / DEL`
- **RQ6**
  - `T21` to `T22`
  - `tCYCLE`
  - `OP / DEL`
- **RQ5**
  - `T23`
  - `tCYCLE`
  - `OP / DEL`
- **RQ4**
  - `T24`
  - `tCYCLE`
  - `OP / DEL`
- **RQ3**
  - `T25`
  - `tCYCLE`
  - `OP / DEL`
- **RQ2**
  - `T26`
  - `tCYCLE`
  - `OP / DEL`
- **RQ1**
  - `T27`
  - `tCYCLE`
  - `OP / DEL`
- **RQ0**
  - `T28`
  - `tCYCLE`
  - `OP / DEL

**Packet Formats**

- **ROWA Packet**
- **COL Packet**
- **COLM Packet**
- **ROWP Packet**
- **COLX Packet**
Request Field Encoding

Operation code fields are encoded within different packet types to specify commands. Table 4 through Table 7 provides packet type and encoding summaries.

Table 4 shows the OP field encoding for five packet types. The COLM and ROWA packets each specify a single command: ACT and WRM. The COL, COLX, and ROWP packets each use additional fields to specify multiple commands: WRX, XOP, and POP/ROP, respectively. The COLM packet specifies the masked write command WRM. This is like the WR unmasked write command, except that a mask field M7...0 indicates whether each byte of the write data packet is written or not written. The ROWA packet specifies the row activate command ACT. The COL packet uses the WRX field to specify the column read and column write (unmasked) commands.

<table>
<thead>
<tr>
<th>OP [3:0]</th>
<th>Packet</th>
<th>Command</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>0000</td>
<td>-</td>
<td>NOP</td>
<td>No operation.</td>
</tr>
<tr>
<td>0001</td>
<td>COL</td>
<td>RD</td>
<td>Column read (WRX=0). Column C9..4 of sense amp in bank BC2..0 is read to DQ bus after DELC*tCYCLE.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>WR</td>
<td>Column write (WRX=1). Write DQ bus to column C9..4 of sense amp in bank BC2..0 after DELC*tCYCLE.</td>
</tr>
<tr>
<td>0010</td>
<td>COLX</td>
<td>CALy</td>
<td>XOP3..0 specifies a calibrate or powerdown command — see Table 7 on page 11.</td>
</tr>
<tr>
<td>0011</td>
<td>ROWP</td>
<td>PREx</td>
<td>POP2..0 specifies a row precharge command — see Table 6 on page 11.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>REFY,LRRr</td>
<td>ROP2..0 specifies a row refresh command or load REFY register command — see Table 5 on page 10.</td>
</tr>
<tr>
<td>01xx</td>
<td>ROWA</td>
<td>ACT</td>
<td>Row activate command. Row R11..0 of bank BA2..0 is placed into the sense amp of the bank after DELA*tCYCLE.</td>
</tr>
<tr>
<td>1xxx</td>
<td>COLM</td>
<td>WRM</td>
<td>Column write command (masked) — mask M7..0 specifies which bytes are written.</td>
</tr>
</tbody>
</table>

Encoding of the ROP field in the ROWP packet is shown in Table 5. The first encoding specifies a NOPR (no operation) command. The REFP command uses the RA field to select a bank to be precharged. The REFA and REFI commands use the RA field and REFH/M/L registers to select a bank and row to be activated for refresh. The REFI command also increments the REFH/M/L register. The REFP, REFA, and REFI commands may also be delayed by up to 3*tCYCLE using the RA[7:6] field. The LRR0, LRR1, and LRR2 commands load the REFH/M/L registers from the RA[7:0] field.

Table 5: ROP Field Encoding Summary

<table>
<thead>
<tr>
<th>ROP[2:0]</th>
<th>Command</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>000</td>
<td>NOPR</td>
<td>No operation.</td>
</tr>
<tr>
<td>001</td>
<td>REFP</td>
<td>Refresh precharge command. Bank RA2..0 is precharged. This command is delayed by [0,1,2,3]<em>tCYCLE (the value is given by the expression (2</em>RA[7]+RA[6]).</td>
</tr>
<tr>
<td>010</td>
<td>REFA</td>
<td>Refresh activate command. Row R[11:0] (from REFH/M/L register) of bank RA2..0 is placed into sense amp. This command is delayed by [0,1,2,3]<em>tCYCLE (the value is given by the expression (2</em>RA[7]+RA[6]).</td>
</tr>
<tr>
<td>011</td>
<td>REFI</td>
<td>Refresh activate command. Row R[11:0] (from REFH/M/L register) of bank RA2..0 is placed into sense amp. This command is delayed by [0,1,2,3]<em>tCYCLE (the value is given by the expression (2</em>RA[7]+RA[6]). R[11:0] field of REFH/M/L register is incremented after the activate command has completed.</td>
</tr>
<tr>
<td>100</td>
<td>LRR0</td>
<td>Load Refresh Low Row register (REFL). RA[7:0] is stored in R[7:0] field.</td>
</tr>
<tr>
<td>110</td>
<td>LRR2</td>
<td>Load Refresh High Row register — not used with this device.</td>
</tr>
<tr>
<td>111</td>
<td>-</td>
<td>Reserved</td>
</tr>
</tbody>
</table>
The REFH/M/L registers are also refreshed to as the REFr registers. Note that only the bits that are needed for specifying the refresh row (11 bits in all) are implemented in the REFr registers - the rest are reserved. Note also that the RA2...RA0 field that specifies the refresh bank address is also referred to as BR2...0. See “Refresh Transactions” on page37.

Table6 shows the POP field encoding in the ROWP packet. The first encoding specifies a NOPP (no operation) command. There are four variations of PRE (precharge) command. Each uses the BP field to specify the bank to be precharged. Each also specifies a different delay of up to 3*tCYCLE using the POP[1:0] field. A precharge command may be specified in addition to a refresh command using the ROP field.

<table>
<thead>
<tr>
<th>POP[2:0]</th>
<th>Command</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>000</td>
<td>NOPP</td>
<td>No operation.</td>
</tr>
<tr>
<td>001</td>
<td>-</td>
<td>Reserved.</td>
</tr>
<tr>
<td>010</td>
<td>-</td>
<td>Reserved.</td>
</tr>
<tr>
<td>011</td>
<td>-</td>
<td>Reserved.</td>
</tr>
<tr>
<td>100</td>
<td>PRE0</td>
<td>Row precharge command — Bank BP2..0 is precharged. This command is delayed by 0*tCYCLE.</td>
</tr>
<tr>
<td>101</td>
<td>PRE1</td>
<td>Row precharge command — Bank BP2..0 is precharged. This command is delayed by 1*tCYCLE.</td>
</tr>
<tr>
<td>110</td>
<td>PRE2</td>
<td>Row precharge command — Bank BP2..0 is precharged. This command is delayed by 2*tCYCLE.</td>
</tr>
<tr>
<td>111</td>
<td>PRE3</td>
<td>Row precharge command — Bank BP2..0 is precharged. This command is delayed by 3*tCYCLE.</td>
</tr>
</tbody>
</table>

Table7 shows the XOP field encoding in the COLX packet. This field encodes the remaining commands.

The CALC and CALE commands perform calibration operations to ensure signal integrity on the Channel. See “Calibration Transactions” on page 39.

The PDN command causes the device to enter a power-down state. See “Power State Management” on page 40.

<table>
<thead>
<tr>
<th>XOP [3:0]</th>
<th>Command and Description</th>
<th>XOP [3:0]</th>
<th>Command and Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>0000</td>
<td>-</td>
<td>1000</td>
<td>CALC</td>
</tr>
<tr>
<td>0001</td>
<td>-</td>
<td>1001</td>
<td>CALZ</td>
</tr>
<tr>
<td>0010</td>
<td>-</td>
<td>1010</td>
<td>CALE</td>
</tr>
<tr>
<td>0011</td>
<td>-</td>
<td>1011</td>
<td>-</td>
</tr>
<tr>
<td>0100</td>
<td>-</td>
<td>1100</td>
<td>PDN</td>
</tr>
<tr>
<td>0101</td>
<td>-</td>
<td>1101</td>
<td>-</td>
</tr>
<tr>
<td>0110</td>
<td>-</td>
<td>1110</td>
<td>-</td>
</tr>
<tr>
<td>0111</td>
<td>-</td>
<td>1111</td>
<td>-</td>
</tr>
</tbody>
</table>
Request Field Interactions

A summary of request packet interaction is Table 8. Each case is limited to request packets with commands that perform memory operations (including refresh commands). This includes all commands in ROWA, ROWP, COL, and COLM packets. The commands in COLX packets are described in later sections. See “Maintenance Operations” on page 38.

Request packet/command “a” is followed by request/command “b”. The minimum possible spacing between these two packet/commands is 0*tCYCLE. However, a larger time interval may be needed because of a resource interaction between the two packet/commands. If the minimum possible spacing is 0*tCYCLE, then an entry of “No limit” is shown in the table.

Note that the spacing values shown in the table are relative to the effective beginning of a packet/command. The use of the delay field with a command will delay the position of the effective packet/command from the position of the actual packet/command. See “Dynamic Request Scheduling” on page 18.

Any of the packet/command encoding under one of the four operation types is equivalent in terms of the resource constraints. Therefore, both the horizontal columns (packet “a”) and vertical rows (packet “b”) of the interaction table are divided into four major groups.

The four possible operation types for request packet a and b include:

- [A] Active Row
  - ROWA/ACT
  - ROWP/REFA
  - ROWP/REFI
- [R] Read Column
  - COL/RD
- [W] Write Column
  - COL/WR
  - COLM/WRM
- [P] Precharge Row
  - ROWP/PRE
  - ROWP/REFP

### Table 8: Packet Interaction Summary

<table>
<thead>
<tr>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
</tr>
</thead>
<tbody>
<tr>
<td>ROWA - ACT Ba</td>
<td>ROWP - REFA Bb</td>
<td>ROWP - REFI Ba</td>
<td>COL - RD Bb</td>
<td>COL - WR Bb</td>
<td>COLM - WRM Bb</td>
</tr>
<tr>
<td>Ba,Bb different</td>
<td>Case AAd: t\text{AR}</td>
<td>Case ARd: No limit</td>
<td>Case AWd: No limit</td>
<td>Case APd: No limit</td>
<td></td>
</tr>
<tr>
<td>Ba,Bb same</td>
<td>Case AAs: t\text{RC}</td>
<td>Case ARs: t\text{RCD-R}</td>
<td>Case AWS: t\text{RCD-W}</td>
<td>Case APS: t\text{RAS}</td>
<td></td>
</tr>
<tr>
<td>Ba,Bb different</td>
<td>Case RAD: No limit</td>
<td>Case RRd: t\text{CC}</td>
<td>Case RWd: t\text{RW}</td>
<td>Case RPd: No limit</td>
<td></td>
</tr>
<tr>
<td>Ba,Bb same</td>
<td>Case RA: No limit</td>
<td>Case RR: t\text{CC}</td>
<td>Case RW: t\text{WR}</td>
<td>Case RP: t\text{RP}</td>
<td></td>
</tr>
<tr>
<td>Ba,Bb different</td>
<td>Case WAd: No limit</td>
<td>Case WRd: t\text{CC}</td>
<td>Case WPr: t\text{WR}</td>
<td>Case WPd: No limit</td>
<td></td>
</tr>
<tr>
<td>Ba,Bb same</td>
<td>Case WA: No limit</td>
<td>Case WR: t\text{CC}</td>
<td>Case WP: t\text{WR}</td>
<td>Case WP: t\text{WR}</td>
<td></td>
</tr>
<tr>
<td>Ba,Bb different</td>
<td>Case PAD: No limit</td>
<td>Case PRd: No limit</td>
<td>Case PWd: No limit</td>
<td>Case PPd: t\text{RP}</td>
<td></td>
</tr>
<tr>
<td>Ba,Bb same</td>
<td>Case PA: t\text{RP}</td>
<td>Case PR: t\text{RP}</td>
<td>Case PW: t\text{RP}</td>
<td>Case PP: t\text{PR}</td>
<td></td>
</tr>
</tbody>
</table>

See Examples: Figure 4, Figure 5, Figure 6, Figure 7

a. $t_{\text{RW}}$ is equal to $t_{\text{CC}} + t_{\text{BBU}} + t_{\text{XDR}} + t_{\text{DAC}} - t_{\text{CWD}}$ and is defined in Table 18. This also depends upon propagation delay - See “Propagation Delay” on page 27.

b. A PRE command is needed between the RD and ACT/REFA commands or the WR/WRM and ACT/REFA commands.

c. $t_{\text{CC}}$ is defined in Table 18.

d. An ACT command is needed between the PRE/REFP and RD commands or the PRE/REFP and WR/WRM commands.
The first request is shown along the vertical axis on the left of the table. The second request is shown along the horizontal axis at the top of the table. Each request includes a bank specification "Ba" and "Bb". The first and second banks may be the same, or they may be different. These two subcases for each interaction are shown along the vertical axis on the left.

There are 32 possible interaction cases altogether. The table gives each case a label of the form "xyz", where "x" and "y" are one of the four operation types ("A" for Activate, "R" for Read, "W" for Write, or "P" for Precharge) for the first and second request, respectively, and "z" indicates the same bank("s") or different bank("d").

Along the horizontal axis at the bottom of the table are cross references to four figures (Figure 4 through Figure 7). Each figure illustrates the eight cases in the corresponding vertical column. Thus, Figure 4 shows the eight cases when the second request is an activate operation("A"). In the following discussion of the cases, only those in which the interaction interval is greater than \( t_{\text{CYCLE}} \) will be described.

### Request Interactions Cases

<table>
<thead>
<tr>
<th>Case</th>
<th>Interaction Interval</th>
<th>Notes</th>
</tr>
</thead>
<tbody>
<tr>
<td>AAd</td>
<td>( t_{RR} )</td>
<td>This parameter is the row-to-row time and is the minimum interval between activate commands to different banks of a device.</td>
</tr>
<tr>
<td>AAs</td>
<td>( t_{RC} )</td>
<td>This is the row cycle time parameter and is the minimum interval between activate commands to same banks of a device. A precharge operation must be inserted between the two activate operations.</td>
</tr>
<tr>
<td>RAs</td>
<td>( t_{RDP} + t_{RP} )</td>
<td>A precharge operation must be inserted between the read and activate operation. The minimum interval between a read and a precharge operation to a bank is ( t_{RDP} ). The minimum interval between a precharge and an activate operation to a bank is ( t_{RP} ).</td>
</tr>
<tr>
<td>WAs</td>
<td>( t_{WDP} + t_{RP} )</td>
<td>A precharge operation must be inserted between the read and activate operation. The minimum interval between a write and a precharge operation to a bank is ( t_{WDP} ). The minimum interval between a precharge and an activate operation to a bank is ( t_{RP} ).</td>
</tr>
<tr>
<td>PAs</td>
<td>( t_{RP} )</td>
<td>The minimum interval between a precharge and an activate operation to a bank is ( t_{RP} ).</td>
</tr>
<tr>
<td>ARs</td>
<td>( t_{RCD-R} )</td>
<td>This is the row-to-column-read time parameter and represents the minimum interval between an activate operation and a read operation to a bank.</td>
</tr>
<tr>
<td>RRd</td>
<td>( t_{CC} )</td>
<td>This is the column-to-column time parameter and represents the minimum interval between two read operations.</td>
</tr>
<tr>
<td>RRs</td>
<td>( t_{CC} )</td>
<td>This is the column-to-column time parameter and represents the minimum interval between two read operations.</td>
</tr>
<tr>
<td>WRd</td>
<td>( t_{\Delta WR} )</td>
<td>This is the write-to-read time parameter and represents the minimum interval between a write and a read operation to any banks. See “Read/Write Interaction” on page 26.</td>
</tr>
<tr>
<td>WRs</td>
<td>( t_{\Delta WR} )</td>
<td>This is the write-to-read time parameter and represents the minimum interval between a write and a read operation to any banks. See “Read/Write Interaction” on page 26.</td>
</tr>
<tr>
<td>PRs</td>
<td>( t_{RP} + t_{RCD-R} )</td>
<td>An activate operation must be inserted between the precharge and the read operation. The minimum interval between a precharge and an activate operation to a bank is ( t_{RP} ). The minimum interval between a precharge and an activate operation to a bank is ( t_{RCD-R} ).</td>
</tr>
<tr>
<td>AWs</td>
<td>( t_{RCD-W} )</td>
<td>This is the row-to-column-write timing parameter and represents the minimum interval between an activate operation and a write operation to a bank.</td>
</tr>
<tr>
<td>RWd</td>
<td>( t_{\Delta RW} )</td>
<td>This is the read-to-write time parameter and represents the minimum interval between a read and a write operation to any banks. See “Read/Write Interaction” on page 26.</td>
</tr>
<tr>
<td>WWd</td>
<td>( t_{CC} )</td>
<td>This is the column-to-column time parameter and represents the minimum interval between two write operations.</td>
</tr>
<tr>
<td>PWs</td>
<td>( t_{RP} + t_{RCD-W} )</td>
<td>An activate operation must be inserted between the precharge and the write operation. The minimum interval between a precharge and an activate operation to a bank is ( t_{RP} ). The minimum interval between an activate and a write operation to a bank is ( t_{RCD-W} ).</td>
</tr>
<tr>
<td>APs</td>
<td>( t_{RAS} )</td>
<td>This parameter is the minimum activate-to-precharge time to a bank.</td>
</tr>
<tr>
<td>RPs</td>
<td>( t_{RDP} )</td>
<td>These are the read-or write-to-precharge time parameters to a bank.</td>
</tr>
<tr>
<td>WPs</td>
<td>( t_{WDP} )</td>
<td>These are the read-or write-to-precharge time parameters to a bank.</td>
</tr>
<tr>
<td>PPd</td>
<td>( t_{PP} )</td>
<td>This parameter is the precharge-to-precharge time and the minimum interval between precharge commands to different banks of a device.</td>
</tr>
</tbody>
</table>
| PPs   | \( t_{RP} + t_{RAS} \) | This is the row cycle time parameter and the minimum interval between precharge commands to different banks of a device. An activate operation must be inserted between the two activate operations. This activate operation must be placed a time \( t_{RP} \) after the first, and a time \( t_{RAS} \) before the second precharge.
Figure 4: ACT-, RD-, WR-, PRE-to-ACT Packet Interactions

- **AAd Case (activate-activate-different bank)**
  - a: ROWA Packet with ACT, Ba, Ra
  - b: ROWA Packet with ACT, Bb, Rb  \( Ba \neq Bb \)

- **AAs Case (activate-activate-same bank)**
  - a: ROWA Packet with ACT, Ba, Ra
  - b: ROWA Packet with ACT, Bb, Rb  \( Ba = Bb \)

- **RAd Case (read-activate-different bank)**
  - a: COL Packet with RD, Ba, Ca
  - b: ROWA Packet with ACT, Bb, Rb  \( Ba \neq Bb \)

- **RAs Case (read-activate-same bank)**
  - a: COL Packet with RD, Ba, Ca
  - b: ROWA Packet with ACT, Bb, Rb  \( Ba = Bb \)

- **WAd Case (write-activate-different bank)**
  - a: COL Packet with WR, Ba, Ca
  - b: ROWA Packet with ACT, Bb, Rb  \( Ba \neq Bb \)

- **WAs Case (write-activate-same bank)**
  - a: COL Packet with WR, Ba, Ca
  - b: ROWA Packet with ACT, Bb, Rb  \( Ba = Bb \)

- **PAd Case (precharge-activate-different bank)**
  - a: ROWP Packet with PRE, Ba
  - b: ROWA Packet with ACT, Bb, Rb  \( Ba \neq Bb \)

- **PAs Case (precharge-activate-same bank)**
  - a: ROWP Packet with PRE, Ba
  - b: ROWA Packet with ACT, Bb, Rb  \( Ba = Bb \)
Figure 5: ACT-, RD-, WR-, PRE-to-RD Packet Interactions

**ARd Case (activate-read different bank)**

- **a:** ROWA Packet with ACT,Ba,Ra
- **b:** COL Packet with RD,Bb,Cb
  - \( Ba \neq Bb \)

**ARs Case (activate-read same bank)**

- **a:** ROWA Packet with ACT,Ba,Ra
- **b:** COL Packet with RD,Bb,Cb
  - \( Ba = Bb \)

**RRd Case (read-read different bank)**

- **a:** COL Packet with RD,Ba,Ca
- **b:** COL Packet with RD,Bb,Cb
  - \( Ba \neq Bb \)

**RRs Case (read-read same bank)**

- **a:** COL Packet with RD,Ba,Ca
- **b:** COL Packet with RD,Bb,Cb
  - \( Ba = Bb \)

**WRd Case (write-read different bank)**

- **a:** COL Packet with WR,Ba,Ca
- **b:** COL Packet with RD,Bb,Cb
  - \( Ba \neq Bb \)

**WRs Case (write-read same bank)**

- **a:** COL Packet with WR,Ba,Ca
- **b:** COL Packet with RD,Bb,Cb
  - \( Ba = Bb \)

**PRd Case (precharge-read different bank)**

- **a:** ROWP Packet with PRE,Ba
- **b:** COL Packet with RD,Bb,Cb
  - \( Ba \neq Bb \)

**PRS Case (precharge-read same bank)**

- **a:** ROWP Packet with PRE,Ba
- **b:** COL Packet with RD,Bb,Cb
  - \( Ba = Bb \)
Figure 6: ACT-, RD-, WR-, PRE-to-WR Packet Interactions

AWd Case (activate-write different bank)

a: ROWA Packet with ACT,Ba,Ra
b: COL Packet with WR,Bb,Cb
Ba ≠ Bb

AWs Case (activate-write same bank)

a: ROWA Packet with ACT,Ba,Ra
b: COL Packet with WR,Bb,Cb
Ba = Bb

RWd Case (read-write-different bank)

a: COL Packet with RD,Ba,Ca
b: COL Packet with WR,Bb,Cb
Ba ≠ Bb

RWs Case (read-write-same bank)

a: COL Packet with RD,Ba,Ca
b: COL Packet with WR,Bb,Cb
Ba = Bb

WWd Case (write-write different bank)

a: COL Packet with WR,Ba,Ca
b: COL Packet with WR,Bb,Cb
Ba ≠ Bb

WWs Case (write-write same bank)

a: COP Packet with WR,Ba,Ca
b: COL Packet with WR,Bb,Cb
Ba = Bb

PWd Case (precharge-write different bank)

a: ROWP Packet with PRR,Ba
b: COL Packet with WR,Bb,Cb
Ba ≠ Bb

PWs Case (precharge-write same bank)

a: ROWP Packet with PRE,Ba
b: COL Packet with WR,Bb,Cb
Ba = Bb
Figure 7: ACT-, RD-, WR-, PRE-to-PRE Packet Interactions

### APd Case (activate-precharge different bank)
- a: ROWA Packet with ACT, Ba, Ra
- b: ROWP Packet with PRE, Bb

### APs Case (activate-precharge same bank)
- a: ROWA Packet with ACT, Ba, Ra
- b: ROWP Packet with PRR, Bb

### RPd Case (read-precharge different bank)
- a: COL Packet with RD, Ba, Ca
- b: ROWP Packet with PRE, Bb

### RPs Case (read-precharge same bank)
- a: COL Packet with RD, Ba, Ca
- b: ROWP Packet with PRR, Bb

### WPd Case (write-precharge different bank)
- a: COL Packet with WR, Ba, Ca
- b: ROWP Packet with PRE, Bb

### WPs Case (write-precharge same bank)
- a: COL Packet with WR, Ba, Ca
- b: ROWP Packet with PRE, Bb

### PPd Case (precharge-precharge different bank)
- a: ROWP Packet with PRE, Ba
- b: ROWP Packet with PRE, Bb

### PPs Case (precharge-precharge same bank)
- a: ROWP Packet with PRE, Ba
- b: ROWP Packet with PRE, Bb
**Dynamic Request Scheduling**

Delay fields are present in the ROWA, COL, and ROWP packet. They permit the associated command to optionally wait for a time of one (or more) \( t_{CYCLE} \) before taking effect. This allows a memory controller more scheduling flexibility when issuing request packets. Figure 8 illustrates the use of the delay fields.

In the first timing diagram, a ROWA packet with an ACT command is present at cycle \( T_0 \). The DELA field is set to “1”. This request packet will be equivalent to a ROWA packet with an ACT command at cycle \( T_1 \) with the DELA field set to “0”. This equivalence should be used when analyzing request packet interactions.

In the second timing diagram, a COL packet with a RD command is present at cycle \( T_0 \). The DELC field is set to “1”. This request packet will be equivalent to a COL packet with an RD command at cycle \( T_1 \) with the DELC field set to “0”. This equivalence should be used when analyzing request packet interactions.

In a similar fashion, a COL packet with a WR command is present at cycle \( T_{12} \). The DELC field is set to "1". This request packet will be equivalent to a COL packet with a WR command at cycle \( T_{13} \) with the DELC field is set to "0". This equivalence should be used when analyzing request packet interactions.

In the COL packet with a RD command example, the read data delay, \( t_{CAC} \) is measured between the Q read data packet and the virtual COL packet at cycle \( T_1 \).

Likewise, for the example with the COL packet with a WR command, the write data delay, \( t_{CWD} \) is measured between the D write data packet and the virtual COL packet at cycle \( T_{13} \).

In the third timing diagram, a ROWP packet with a PRE command is present at cycle \( T_0 \). The DEL field(POP[1:0]) is set to “11”. This request packet will be equivalent to a ROWP packet with a PRE command at cycle \( T_1 \) with the DEL field is set to “10”, it will be equivalent to a ROWP packet with a PRE command at cycle \( T_2 \) with the DEL field is set to “01”, and it will be equivalent to a ROWP packet with a PRE command at cycle \( T_3 \) with the DEL field is set to “00”. This equivalence should be used when analyzing request packet interactions.

In the fourth timing diagram, a ROWP packet with a REFP command is present at cycle \( T_0 \). The DEL field(RA[7:6 ] ) is set to “11”. This request packet will be equivalent to a ROWP packet with a REFP command at cycle \( T_1 \) with the DEL field is set to “10”, it will be equivalent to a ROWP packet with a REFP command at cycle \( T_2 \) with the DEL field is set to “01”, and it will be equivalent to a ROWP packet with a REFP command at cycle \( T_3 \) with the DEL field is set to “00”. This equivalence should be used when analyzing request packet interactions.

The two examples for the REFA and REFI commands are identical to the example just described for the REFP command.

The ROWP packet allows two independent operations to be specified. A PRE precharge command uses the POP and BP fields, and the REFP, REFA, or REFI commands use the ROP and RA fields. Both operations have an optional delay field (the POP field for the PRE command and the RA field with the REFP, REFA, or REFI commands). The two delay mechanisms are independent of one another. The POP field does not affect the timing of the REFP, REFA, or REFI commands, and the RA field does not affect the timing of the PRE command.

When the interactions of a ROWP packet are analyzed, it must be remembered that there are two independent commands specified, both of which may affect how soon the next request packet can be issued. The constraints from both commands in a ROWP packet must be considered, and the one that requires the longer time interval to the next request packet must be used by the memory controller. Furthermore, the two commands within a ROWP packet may not reference the same bank in the BP and RA fields.
Figure 8: Request Scheduling Examples

- **ACT w/DEL=1 at T0** is equivalent to **ACT w/DEL=0 at T1**
- **RD w/DEL=1 at T0** is equivalent to **RD w/DEL=0 at T1**
- **WR w/DEL=1 at T12** is equivalent to **WR w/DEL=0 at T13**
- **PRE w/DEL=3 at T0** is equivalent to **PRE w/DEL=2 at T1** or **PRE w/DEL=1 at T2** or **PRE w/DEL=0 at T3**
- **REFP w/DEL=3 at T0** is equivalent to **REFP w/DEL=2 at T1** or **REFP w/DEL=1 at T2** or **REFP w/DEL=0 at T3**
- **REFI w/DEL=3 at T13** is equivalent to **REFI w/DEL=2 at T14** or **REFI w/DEL=1 at T15** or **REFI w/DEL=0 at T16**
- **REFA w/DEL=3 at T8** is equivalent to **REFA w/DEL=2 at T9** or **REFA w/DEL=1 at T10** or **REFA w/DEL=0 at T11**

Note: DEL value is specified by {POP1, POP0} field.
Memory Operations

Write Transactions

Figure 9 shows four examples of memory write transactions. A transaction is one or more request packets (and the associated data packets) needed to perform a memory access. The state of the memory core and the address of the memory access determine how many request packets are needed to perform the access.

The first timing diagram shows a page-hit write transaction. In this case, the selected bank is already open (a row is already present in the sense amp array for the bank). In addition, the selected row for the memory access matches the address of the row already sensed (a page hit). This comparison must be done in the memory controller. In this example, the access is made to row Ra of bank Ba.

In this case, write data may be directly written into the sense amp array for the bank, and row operations (activated or precharge) are not needed. A COL packet with WR command to column Ca1 of bank Ba is presented on edge T0, and a second COL packet with WR command to column Ca1 of bank Ba is presented on edge T2. Two write data packets D(a1) and D(a2) follow these COL packets after the write data delay tCWD. The two COL packets are separated by the column-cycle time tCC. This is also the length of each write data packet.

The second timing diagram shows an example of a page-miss write transaction. In this case, the selected bank is already open (a row is already present in the sense amp array for the bank). However, the selected row for the memory access does not match the address of the row already sensed (a page miss). This comparison must be done in the memory controller. In this example, the access is made to row Ra of bank Ba, and the bank contains a row other than Ra.

In this case, write data may not be directly written into the sense amp array for the bank. It is necessary to close the present row (precharge) and access the requested row (activate). A precharge command (PRE to bank Ba) is presented on edge T0. An activate command (ACT to row Ra of bank Ba) is presented on edge T6 a time tRP later. A COL packet with WR command to column Ca1 of bank Ba is presented on edge T7 a time tCC later. A second COL packet with WR command to column Ca2 of bank Ba is presented on edge T9. Two write data packets D(a1) and D(a2) follow these COL packets after the write data delay tCWD. The two COL packets are separated by the column-cycle time tCC. This is also the length of each write data packet.

The third timing diagram shows an example of a page-empty write transaction. In this case, the selected bank is already closed (no row is present in the sense amp array for the bank). No row comparison is necessary for this case; however, the memory controller must still remember that bank Ba has been left closed. In this example, the access is made to row Ra of bank Ba.

In this case, write data may not be directly written into the sense amp array for the bank. It is necessary to access the requested row (activate). An activate command (ACT to row Ra of bank Ba) is presented on edge T0. A COL packet with WR command to column Ca1 of bank Ba is presented on edge T3 a time tCC later. A second COL packet with WR command to column Ca2 of bank Ba is presented on edge T5. Two write data packets D(a1) and D(a2) follow these COL packets after the write data delay tCWD. The two COL packets are separated by the column-cycle time tCC. This is also the length of each write data packet. After the final write command, it may be necessary to close the present row (precharge). A precharge command (PRE to bank Ba) is presented on edge T14 a time tWRP after the last COL packet with a WR command. The decision whether to close the bank or leave it open is made by memory controller and its page policy.

The fourth timing diagram shows another example of a page-empty write transaction. This is similar to the previous example except that only a single write command is presented, rather than two write commands. This example shows that even with a minimum length write transaction, tRAS parameter will not be a constraint. The tRAS measures the minimum time between an activate command and a precharge command to a bank. This time interval is also constrained by the sum tCC + tWRP which will be larger for a write transaction. These two constraints (tRAS and tCC + tWRP) will be a function of the memory device’s speed bin and the data transfer length (the number of write commands issued between the activate and precharge commands), and the tRAS parameter could become a constraint for future speed bins. In this example, the sum tCC + tWRP is greater than tRAS by the amount tRAS.
Figure 9: Write Transactions

Page-hit Write Example

Page-miss Write Example

Page-empty Write Example

Page-empty Write Example - Core Limited
Read Transactions

Figure 10 shows four examples of memory read transactions. A transaction is one or more request packets (and the associated data packets) needed to perform a memory access. The state of the memory core and the address of memory access determine how many request packets are needed to perform the access.

The first timing diagram shows a page-hit read transaction. In this case, the selected bank is already open (a row is already present in the sense amp array for the bank). In addition, the selected row for the memory access matches the address of the row already sensed (a page hit). This comparison must be done in the memory controller. In this example, the access is made to row Ra of bank Ba.

In this case, read data may be directly read from the sense amp array for the bank and no row operations (activate or precharge) are needed. A COL packet with RD command to column Ca1 of bank Ba is presented on edge T0 and a second COL packet with RD command to column Ca2 of bank Ba is presented on edge T2. Two read data packets Q(a1) and Q(a2) follow these COL packets after the read data delay tCAC. The two COL packets are separated by the column-cycle time tCC. This is also the length of each read data packet.

The second timing diagram shows an example of a page-miss read transaction. In this case, the selected bank is already open (a row is already present in the sense amp array for the bank). However, the selected row for the memory access does not match the address of the row already sensed (a page miss). This comparison must be done in the memory controller. In this example, the access is made to row Ra of bank Ba, and the bank contains a row other than Ra.

In this case, read data may not be directly read from the sense amp array for the bank. It is necessary to close the present row (precharge) and access the requested row (activate). A precharge command (PRE to bank Ba) is presented on edge T0. An activate command (ACT to row Ra of bank Ba) is presented on edge T6 a time tRCD later. A COL packet with RD command to column Ca1 of bank Ba is presented on edge T11 a time tRCD-R later. A second COL packet with RD command to column Ca2 of bank Ba is presented on edge T13. Two read data packets Q(a1) and Q(a2) follow these COL packets after the read data delay tCAC. The two COL packets are separated by the column-cycle time tCC. This is also the length of each read data packet.

The third timing diagram shows an example of a page-empty write transaction. In this case, the selected bank is already closed (no row is present in the sense amp array for the bank). No row comparison is necessary for this case; however, the memory controller must still remember that bank Ba has been left closed. In this example, the access is made to row Ra of bank Ba.

In this case, read data may not be directly read from the sense amp array for the bank. It is necessary to access the requested row (activated). An activate command (ACT to row Ra of bank Ba) is presented on edge T0. A COL packet with RD command to column Ca1 of bank Ba is presented on edge T5 a time tRCD-R later. A second COL packet with RD command to column Ca2 of bank Ba is presented on edge T7. Two read data packets Q(a1) and Q(a2) follow these COL packets after the read data delay tCAC. The two COL packets are separated by the column-cycle time tCC. This is also the length of each read data packet. After the final read command, it may be necessary to close the present row (precharge). A precharge command - PRE to bank Ba - is presented on edge T10 a time tRDP after the last COL packet with a RD command. Whether the bank is closed or left open depends on the memory controller and its page policy.

The fourth timing diagram shows another example of a page-empty read transaction. This is similar to the previous example except that it uses one read command instead of two read commands. In this case, the core parameter tRAS may also be a constraint upon when the precharge command may be issued.

The tRAS measures the minimum time between an activate command and a precharge command to a bank. This time interval is also constrained by the sum tRCD-R + tRDP and must be set to whichever is larger. These two constraints tRAS and tRCD-R + tRDP will be a function of the memory device’s speed bin and the data transfer length (the number of read commands issued between the activate and precharge commands). In this example, the tRAS is greater than the sum tRCD-R + tRDP by the amount \( \Delta t_{RDP} \).
Figure 10: Read Transactions

**Page-hit Read Example**

Transaction: RD
- \( a_0 = \{Ba,Ra\} \)
- \( a_1 = \{Ba,Ca_1\} \)
- \( a_2 = \{Ba,Ca_2\} \)
- \( a_3 = \{Ba\} \)

**Page-miss Read Example**

Transaction: RD
- \( a_0 = \{Ba,Ra\} \)
- \( a_1 = \{Ba,Ca_1\} \)
- \( a_2 = \{Ba,Ca_2\} \)
- \( a_3 = \{Ba\} \)

**Page-empty Read Example**

Transaction: RD
- \( a_0 = \{Ba,Ra\} \)
- \( a_1 = \{Ba,Ca_1\} \)
- \( a_2 = \{Ba,Ca_2\} \)
- \( a_3 = \{Ba\} \)

Page-empty Read Example - Core Limited

Transaction: RD
- \( b_0 = \{Bb,Rb\} \)
- \( b_1 = \{Bb,Cb_1\} \)
- \( b_2 = \{Bb,Cb_2\} \)
- \( b_3 = \{Bb\} \)
Interleaved Transactions

Figure 11 shows two examples of interleaved transactions. Interleaved transactions are overlapped with one another; a transaction is started before an earlier one is completed.

The timing diagram at the top of the figure shows interleaved write transactions. Each transaction assumes a page-empty access; that is, a bank is in a closed state prior to an access and is precharged after the access. With this assumption, each transaction requires the same number of request packets at the same relative positions. If bank were allowed to be in an open state, then each transaction would require a different number of request packets depending upon whether the transaction was page-empty, page-hit or page-miss. This situation is more complicated for the memory controller and will not be analyzed in this document.

In the interleaved page-empty write example, there are four sets of request pins RQ11...0 shown along the left side of the timing diagram. The first three show the timing slots used by each of the three requests packet types (ACT, COL and PRE), and the fourth set (ALL) shows the previous three merged together. This allows the pattern used for allocating request slots for the different packets to be seen more clearly.

The slots at \{T_0, T_4, T_8, T_{12} \ldots\} are used for ROWA packets with ACT commands. This spacing is determined by the tRR parameter. There should not be interference between the interleaved transactions due to resource conflicts because each bank address - Ba, Bb, Bc, Bd and Be - is assumed to be different from another. If two of the bank addresses are the same, the later transaction would need to wait until the earlier transaction had completed its precharge operation. Five different banks are needed because the effective tRC = 20 * tCYCLE.

The slots at \{T_1, T_3, T_5, T_7, T_{11}, \ldots\} are used for COL packets with WR commands. This frequency of the COL packet spacing is determined by the tCC parameter and by the fact that there are two column accesses per row access. The phasing of the COL packet spacing is determined by the tRCD-W parameter. If the value of tRCD-W required the COL packets to occupy the same request slots as the ROWA packets (this case is not shown), the DELC field in the COL packet could be used to place the COL packet one tCYCLE earlier.

The DQ bus slots at \{T_7, T_9, T_{11}, T_{13}, \ldots\} carry the write data packets \{D(a1), D(a2), D(b1), D(b2), \ldots\}. Two write data packets are written to a bank in each transaction. The DQ bus is completely filled with write data; no idle cycles need to be introduced because there are no resource conflicts in this example.

The slots at \{T_{14}, T_{18}, T_{22}, \ldots\} are used for ROWP packets with PRE commands. This frequency of the ROWP packet spacing is determined by the tPP parameter. The phasing of the ROWP packet spacing is determined by the tWRP parameter. If the value of tWRP required the ROWP packets to occupy the same request slots as the ROWA or COL packets already assigned (this case is not shown), the delay field in the ROWP packet could be used to place the ROWP packet one or more tCYCLE earlier.

There is an example of an interleaved page-empty read at the bottom of the figure. As before, there are four sets of request pins RQ11...0 shown along the left side of the timing diagram, allowing the pattern used for allocating request slots for the different packets to be seen more clearly.

The slots at \{T_0, T_4, T_8, T_{12} \ldots\} are used for ROWA packets with ACT commands. This spacing is determined by the tRR parameter. There should not be interference between the interleaved transactions due to resource conflicts because each bank address - Ba, Bb, Bc and Bd - is assumed to be different from another. Four different banks are needed because the effective tRC = 16 * tCYCLE.

The slots at \{T_5, T_7, T_9, T_{11}, \ldots\} are used for COL packets with RD commands. This frequency of the COL packet spacing is determined by the tCC parameter and by the fact that there are two column accesses per row access. The phasing of the COL packet spacing is determined by the tRCD-R parameter. If the value of tRCD-R required the COL packets to occupy the same request slots as the ROWA packets (this case is not shown), the DELC field in the COL packet could be used to place the packet one tCYCLE earlier.

The DQ bus slots at \{T_{11}, T_{15}, T_{17}, \ldots\} carry the read data packets \{Q(a1), Q(a2), Q(b1), Q(b2), \ldots\}. Two read data packets are read from a bank in each transaction. The DQ bus is completely filled with read data - That is, no idle cycles need to be introduced because there are no resource conflicts in this example.

The slots at \{T_{10}, T_{14}, T_{18}, T_{22}, \ldots\} are used for ROWP packets with PRE commands. This frequency of the ROWP packet spacing is determined by the tPP parameter. The phasing of the ROWP packet spacing is determined by the tWRP parameter. If the value of tWRP required the ROWP packets to occupy the same request slots as the ROWA or COL packets already assigned (this case is not shown), the delay field in the ROWP packet could be used to place the ROWP packet one or more tCYCLE earlier.
Figure 11: Interleaved Transactions

Transaction a: WR
a0 = {Ba, Ra}
a1 = {Ba, Ca1}
a2 = {Ba, Ca2}
a3 = {Ba}

Transaction b: WR
b0 = {Bb, Rb}
b1 = {Bb, Cb1}
b2 = {Bb, Cb2}
b3 = {Bb}

Transaction c: WR
c0 = {Bc, Rc}
c1 = {Bc, Cc1}
c2 = {Bc, Cc2}
c3 = {Bc}

Transaction d: WR
d0 = {Bd, Rd}
d1 = {Bd, Cd1}
d2 = {Bd, Cd2}
d3 = {Bd}

Transaction e: WR
e0 = {Be, Re}
e1 = {Be, Ce1}
e2 = {Be, Ce2}
e3 = {Be}

Transaction f: WR
f0 = {Bf, Rf}
f1 = {Bf, Cf1}
f2 = {Bf, Cf2}
f3 = {Bf}

Ba, Bb, Bc, Bd, Be are different banks.
Bf = Ba

The effective tRC time is increased by 4 tCYCLE.
**Read/Write Interaction**

The previous section described overlapped read transactions and overlapped write transactions in isolation. This section will describe the interaction of read and write transactions and the spacing required to avoid channel and core resource conflicts.

Figure 12 shows a timing diagram (top) for the first case, a write transaction followed by a read transaction. Two COL packets with WR commands are presented on cycles T0 and T2. The write data packets are presented a time \( t_{CWD} \) later on cycles T4 and T6. The device requires a time \( t_{\Delta WR} \) after the second COL packet with a WR command before a COL packet with a RD command may be presented. Two COL packets with RD commands are presented on cycles T11 and T13. The read data packets are returned a time \( t_{CAC} \) later on cycles T17 and T19. The time \( t_{\Delta WR} \) is required for turning around internal bi-directional interconnections (inside the device). This time must be observed regardless of whether the write and read commands are directed to the same banks or different banks. A gap \( t_{WR-BUB, XDRDRAM} \) will appear on the DQ bus between the end of the D(a2) packet and the beginning of the Q(b1) packet (measured at the appropriate packet reference points). The size of this gap can be evaluated by calculating the difference between cycles T2 and T17 using the two timing paths:

\[
t_{WR-BUB, XDRDRAM} = t_{\Delta WR} + t_{CAC} - t_{CWD} - t_{CC}
\]

In this example, the value of \( t_{WR-BUB, XDRDRAM} \) is greater than its minimum value of \( t_{WR-BUB, XDRDRAM, MIN} \). The values of \( t_{\Delta WR} \) and \( t_{CAC} \) are equal to their minimum values.

In the second case, the timing diagram displayed at the bottom of Figure 12 illustrates a read transaction followed by a write transaction. Two COL packets with RD commands are presented on cycles T0 and T2. The read data packets are returned a time \( t_{CAC} \) later on cycles T6 and T8. The device requires a time \( t_{\Delta RW} \) after the second COL packet with a RD command before a COL packet with a WR command may be presented. Two COL packets with WR commands are presented on cycles T10 and T12. The write data packets are presented a time \( t_{CWD} \) later on cycles T13 and T15. The time \( t_{\Delta RW} \) is required for turning around the external DQ bi-directional interconnections (outside the device). This time must be observed regardless whether the read and write commands are directed to the same banks or different banks. The time \( t_{\Delta RW} \) depends upon four timing parameters. and may be evaluated by calculating the difference between cycles T2 and T11 using the two timing paths:

\[
t_{\Delta RW} + t_{CWD} = t_{CAC} + t_{CC} + t_{RW-BUB, XDRDRAM}
\]

In this example, the values of \( t_{\Delta RW}, t_{CAC}, t_{CWD}, t_{CC}, \) and \( t_{RW-BUB, XDRDRAM} \) are equal to their minimum values.

![Figure 12: Write/Read Interaction](image-url)

**(Write/Read Turnaround Example)**

**Transaction a: WR**
- \( a1 = \{Ba, Ca1\} \)
- \( a2 = \{Ba, Ca2\} \)

**Transaction b: RD**
- \( b1 = \{Bb, Cb1\} \)
- \( b2 = \{Bb, Cb2\} \)

**Write/Read Turnaround Example**

**Transaction a: WR**
- \( a1 = \{Ba, Ca1\} \)
- \( a2 = \{Ba, Ca2\} \)

**Transaction b: RD**
- \( b1 = \{Bb, Cb1\} \)
- \( b2 = \{Bb, Cb2\} \)

**Read/Write Turnaround Example**
Propagation Delay

Figure 13 shows two timing diagrams that display the system-level timing relationships between the memory component and the memory controller.

The timing diagram at the top of the figure shows the case of a write-read-write command and data at the memory component. In this case, the timing will be identical to what has already been shown in the previous sections; i.e. with all timing measured at the pins of the memory component. This timing diagram was produced by merging portions of the top and bottom timing diagrams in Figure 12.

The example shown is that of a single COL packet with a write command, followed by a single COL packet with a read command, followed by a second COL packet with a write command. These accesses all assume a page-hit to an open bank.

A timing interval $t_{\text{WR}}$ is required between the first WR command and the RD command, and a timing interval $t_{\text{QWR}}$ is required between the RD command and the second WR command. There is a write data delay $t_{\text{CWD}}$ between each WR command and the associated write data packet D. There is a read data delay $t_{\text{CAC}}$ between the RD command and the associated read data packet Q. In this example, all timing parameters have assumed their minimum values except $t_{\text{WR-BUB-XDRDRAM}}$.

The lower timing diagram in the figure shows the case where timing skew is present between the memory controller and the memory component. This skew is the result of the propagation delay of signal wavefronts on the wire carrying the signals.

The example in the lower diagram assumes that there is a propagation delay of $t_{\text{PD-RQ}}$ along both the RQ wires and the CFM/CFMN clock wires between the memory controller and the memory component (the value of $t_{\text{PD-RQ}}$ used here is $1*t_{\text{CYCLE}}$). Note that in an actual system the $t_{\text{PD-RQ}}$ value will be different for each memory component connected to the RQ wires.

In addition, it is assumed that there is a propagation delay $t_{\text{PD-D}}$ along the DQ/DQN wires between the memory controller and the memory component (the direction in which write data travels, and it is assumed that there is the same propagation delay $t_{\text{PD-D}}$ along the DQ/DQN wires between the memory component and the memory controller (the direction in which read data travels). The sum of these two propagation delays is also denoted by the timing parameter $t_{\text{PD-CYC}} = t_{\text{PD-D}} + t_{\text{PD-Q}}$.

As a result of these propagation delays, the position of packets will have timing skews that depend upon whether they are measured at the pins of the memory controller or the pins of memory component. For example, the CFM/CFMN signals at the points of the memory component are $t_{\text{PD-Q}}$ later than at the pins of the memory controller. This is shown by the cycle numbering of the CFM/CFMN signals at the two locations - in this example cycle T1 at the memory controller.

All the request packets on the RQ wires will have a $t_{\text{PD-RQ}}$ skew at the memory component relative to the memory controller in this example. Because the $t_{\text{PD-RQ}}$ propagation delay of write data matches the $t_{\text{PD-RQ}}$ propagation delay of the write command, the controller may issue the write data packet D(a0) relative to the COL packet with the first write command “WR(a0)” with normal write data delay $t_{\text{CWD}}$. If the propagation delays between the memory controller and memory component were different for the RQ and DQ buses (not shown in this example), the write data delay at the memory controller would need to be adjusted.

A propagation delay is seen by the read command - that is, the read command will be delayed by a $t_{\text{PD-Q}}$ skew at the memory component relative to the memory controller. The memory component will return the read data packet Q(b0) relative to this read command with the normal read data delay $t_{\text{CAC}}$ (at the pins of the memory component).

The read data packet will be skewed by an additional propagation delay of $t_{\text{PD-Q}}$ as it travels from the memory component back to the memory controller. The effective read data delay measured between the read command and the read data at the memory controller will be $t_{\text{CAC}} + t_{\text{PD-Q}}$.

The $t_{\text{PD-Q}}$ factor is caused by the propagation delay of the request packets as they travel from memory controller to memory component. The $t_{\text{PD-Q}}$ factor is caused by the propagation delay of the read data packets as they travel from memory component to memory controller.

All timing parameters will be equal to their minimum values except $t_{\text{WR-BUB-XDRDRAM}}$ (as in the top diagram), and the timing parameters $t_{\text{WR-BUB-XDRDRAM}}$ and $t_{\text{RW}}$. These will be larger than their minimum values by the amount $(t_{\text{PD-CYC}} - t_{\text{PD-CYC,MIN}})$. Where $t_{\text{PD-CYC}} = t_{\text{PD-D}} + t_{\text{PD-Q}}$. This may be seen by evaluating the two timing paths between cycle T9 at th controller and cycle T21 at the XDR DRAM:

$t_{\text{URW}} + t_{\text{PD-RQ}} + t_{\text{CWD}} = t_{\text{PD-RQ}} + t_{\text{CAC}} + t_{\text{CC}} + t_{\text{RW-BUB-XDRDRAM}}$ or $t_{\text{URW}} = (t_{\text{CAC}} - t_{\text{CWD}}) + t_{\text{CC}} + t_{\text{RW-BUB-XDRDRAM}}$

The following relationship was shown for Figure 12:

$t_{\text{URW}} + t_{\text{PD-RQ}} + t_{\text{CWD}} = t_{\text{PD-RQ}} + t_{\text{CAC}} + t_{\text{CC}} + t_{\text{RW-BUB-XDRDRAM,MIN}}$ or $t_{\text{URW}} = (t_{\text{CAC}} - t_{\text{CWD}}) + t_{\text{CC}} + t_{\text{RW-BUB-XDRDRAM,MIN}}$

In other words, the two timing parameters $t_{\text{RW-BUB-XDRDRAM}}$ and $t_{\text{URW}}$ will change together. The relationship of this change to the propagation delay $t_{\text{PD-CYC}} = t_{\text{PD-D}} + t_{\text{PD-Q}}$ can be derived by looking at the two timing paths from T15 to T21 at the XDR DRAM:

$t_{\text{PD-D}} + t_{\text{PD-Q}} + t_{\text{RW-BUB-XIO}} + t_{\text{PD-O}} = t_{\text{CC}} + t_{\text{RW-BUB-XDRDRAM}} + t_{\text{RW-BUB-XIO}} + t_{\text{PD-D}} + t_{\text{PD-Q}}$

$t_{\text{RW-BUB-XDRDRAM}} = t_{\text{RW-BUB-XIO}} + t_{\text{PD-CYC}}$
in a system with minimum propagation delays:

\[ t_{RW-BUB-XDRDRAM-MIN} = t_{RW-BUB-XIO} + t_{PD-CYC-MIN} \]

and since \( t_{RW-BUB-XIO} \) is equal to \( t_{RW-BUB-XIO-MIN} \) in both cases, the following is true:

\[ (t_{PD-CYC} - t_{PD-CYC-MIN}) = (t_{RW-BUB-XDRDRAM} - t_{RW-BUB-XDRDRAM-MIN}) = (t_{\Delta RW} - t_{\Delta RW-MIN}) \]

In other words, the values of the \( t_{RW-BUB-XDRDRAM-MIN} \) and \( t_{\Delta RW-MIN} \) timing parameters correspond to the value of \( t_{PD-CYC-MIN} \) for the system (this is equal to one \( t_{CYCLE} \)). As \( t_{PD-CYC} \) is increased from this minimum value, \( t_{RW-BUB-XDRDRAM} \) and \( t_{\Delta RW} \) increase from their minimum values by an equivalent amount.
Register Operations

Serial Transactions

The serial interface consists of five pins. This includes RST, SCK, CMD, SDI and SDO. SDO uses CMOS signaling levels. The other four pins use RSL signaling levels. RST, CMD, SDI and SDO use a timing window which surrounds the falling edge of SCK. The RST pin is used for initialization.

Figure 14 and Figure 15 show examples of a serial write transaction and a serial read transaction. Each transaction starts on cycle S4 and requires 32 SCK edges. The next serial transaction can begin on cycle S36. SCK does not need to be asserted if there is no transaction.

Serial Write Transactions

The serial device write transaction in Figure 14 begins with the Start [3:0] field. This consists of bits “1100” on the CMD pin. This indicates to the XDR DRAM that the remaining 28 bits constitute a serial transaction.

The next two bits are the SCMD[1:0] field. This field contains the serial command, the bits 00 in the case of a serial device write transaction.

The next eight bits are “00” and the SID[5:0] field. This field contains the serial identification of the device being accessed.

The next eight bits are the SADR[7:0] field. This field contains the serial address of the control register being accessed.

A single bit “0” follows next. This bit allows one cycle for the access time to the control register.

The next eight bits on the CMD pin is the SWD[7:0] field. This is the write data that is placed into the selected control register.

A final bit “0” is driven on the CMD pin to finish the serial write transaction.

A serial broadcast write is identical except that the contents of the SID[5:0] field in the transaction is ignored and all devices perform the register write. The SDI and SDO pins are not used during either serial write transaction.

Serial Read Transactions

The serial device read transaction in Figure 15 begins with the Start[3:0] field. This consists of bits “1100” on the CMD pin. This indicates that the remaining 28 bits constitute a serial transaction.

The next two bits are the SCMD[1:0] field. This field contains the serial command, and the bits “10” in the case of a serial device read transaction.

The next eight bits are “00” and the SID[5:0] field. This field contains the serial identification of the device being accessed.

The next eight bits are the SADR[7:0] field and contain the serial address of the control register being accessed.

A single bit “0” follows next. This bit allows one cycle for the access time to the control register and time to turn on the SDO output driver.

The next eight bits on the CMD pin are the sequence “00000000”. At the same time, the eight bits on the SDO pin are the SRD[7:0] field. This is the read data that is accessed from the selected control register. Note the output timing convention here: bit SRD[7] is driven from a time tQ,SI,MAX after edge S26 to a time tQ,SI,MIN after edge S27. The bit is sampled in the controller by the edge S27.

A final bit “0” is driven on the CMD pin to finish the serial read transaction.

A serial forced read is identical except that the contents of the SID[5:0] field in the transaction is ignored and all devices perform the register read. This is used for device testing.

Figure 16 shows the response of a DRAM to a serial device read transaction when its internal SID[5:0] register field doesn’t match the SID[5:0] field of the transaction. Instead of driving read data from an internal register for cycle edges S27 through S34 on the SDO output pin, it passes the input data from the SDI input pin to the SDO output pin during this same period.

Table 9: SCMD Field Encoding Summary

<table>
<thead>
<tr>
<th>SCMD[1:0]</th>
<th>Command</th>
<th>DESCRIPTION</th>
</tr>
</thead>
<tbody>
<tr>
<td>00</td>
<td>SDW</td>
<td>Serial device write - one device is written, the one whose SID[5:0] register matches the SID[5:0] field of the transaction.</td>
</tr>
<tr>
<td>01</td>
<td>SBW</td>
<td>Serial broadcast write - all devices are written, regardless of the contents of the SID [5:0] register and the SID [5:0] transaction field.</td>
</tr>
<tr>
<td>10</td>
<td>SDR</td>
<td>Serial device read - one device is read, the one whose SID[5:0] register matches the SID[5:0] field of the transaction.</td>
</tr>
<tr>
<td>11</td>
<td>SFR</td>
<td>Serial forced read - all devices are read, regardless of the contents of the SID[5:0] register and the SID[5:0] transaction field.</td>
</tr>
</tbody>
</table>
Figure 14: Serial Write Transaction

Figure 15: Serial Read Transaction — Selected DRAM

Figure 16: Serial Read Transaction — Non-selected DRAM
Register Summary

Figure 17 through Figure 42 show the control register in the memory component. The control registers are responsible for configuring the component’s operating mode, for managing power state transactions, for managing refresh, and for managing calibration operations.

A control register may contain up to eight bits. Each figure shows defined bits in white and reserved bits in gray. Reserved bits must be written as 0 and must be ignored when read. Write-only fields must be ignored when read.

Each figure displays the following register information:

1. Register name
2. Register mnemonic
3. Register address (SADR[7:0] value needed to access it)
4. Read-only, write-only or read-write
5. Initialization state
6. Description of each defined register field

Figure 17 shows the Serial Identification register. The register contains the SID[5:0] (serial identification field). This field contains the serial identification value for the device. The value is compared to the SID[5:0] field of a serial transaction to determine if the serial transaction is directed to this device. The serial identification value is set during the initialization sequence.

Figure 18 shows the Configuration Register. It contains three fields. The first is the WIDTH field. This field allows the number of DQ/DQN pins used for memory read and write accesses to be adjusted. The SLE field enables data to be written into the memory through the serial interface using the WDSL register.

Figure 19 shows the Power Management Register. It contains two fields. The first is the PX field. When this field is written with a “1”, the memory component transitions from powerdown to active state. It is usually unnecessary to write a “0” into this field; this is done automatically by the PDN command in a COLX packet. The PST field indicates the current power state of the memory component.

Figure 20 shows the Write Data Serial Load Register. It permits data to be written into memory via the Serial Interface.

Figure 23 shows the Refresh Bank Control Register. It contains two fields: BANK and MBR. The BANK field is read-write and contains the bank address used by self-refresh during the powerdown state. The MBR field controls how many banks are refreshed during each refresh operation. Figure 24, Figure 25 and Figure 26 show different fields of the Refresh Row Register (high, middle and low). This read-write field contains the row address used by self- and auto-refresh. See “Refresh Transactions” on page 37 for more details.

Figure 28 and Figure 29 show the Current Calibration 0 and 1 registers. They contain the CCVALUE0 and CCVALUE1 fields, respectively. These are read-write fields which control the amount of IOL current driven by the DQ and DQN pins during a read transaction. The Current Calibration 0 Register controls the even-numbered DQ and DQN pins, and the Current Calibration 1 controls the odd-numbered DQ and DQN pins.

Figure 30 and Figure 31 show the Impedance Calibration 0 and 1 registers. They contain the ZCVALUE0 and ZCVALUE1 field, respectively. These are read-write fields that control the impedance of the on-chip termination components in the DQ and DQN pins. The Impedance Calibration 0 Register controls the even-numbered DQ and DQN pins, and the Impedance Calibration 1 controls the odd-numbered DQ and DQN pins.

Figure 36 through Figure 41 and Figure 43 shows the test registers. This includes the TEST, DLL, PLL0, PLL1, IFT, DA and PARTn registers. These are used during device testing. They are not to be read or written during normal operation.

Figure 42 shows the DLY register. This is used to set the value of tCAC and tCWD used by the component. See “Timing Parameters” on page 60.

Figure 17: Serial Identification (SID) Register

<table>
<thead>
<tr>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>reserved</td>
<td>SID[5:0]</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

SID[5:0] - Serial Identification field.
This field contains the serial identification value for the device.
The value is compared to the SID[5:0] field of a serial transaction to determine if the serial transaction is directed to this device. The serial identification value is set during the initialization sequence.

Serial Identification Register
SADR[7:0]: 000000012
SID[7:0] resets to 000000002

Read-only register
### Configuration Register (CFG Register)

<table>
<thead>
<tr>
<th>SP[1:0]</th>
<th>rsrv</th>
<th>SLE</th>
<th>rsrv</th>
<th>WIDTH[2:0]</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

- **SLE** - Serial Load enable field.
  - **002** - WDSL-path-to-memory disabled
  - **012** - x2 device width
  - **102** - x4 device width
  - **112** - x8 device width
  - **1112** - Reserved

- **SP[1:0]** - Sub page activation field.
  - **002** - Full Page Activation
  - **012** - Half Page Activation
  - **102** - Reserved
  - **112** - Reserved

### Power Management Register (PM Register)

<table>
<thead>
<tr>
<th>PST[1:0]</th>
<th>reserved</th>
<th>PX</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

- **PX** - Powerdown exit field (write-one-only, read=zero)
  - **02** - Powerdown entry - do not write zero - use PDN command
  - **12** - Powerdown exit - write one to exit

- **PST[1:0]** - Power state field (read-only).
  - **002** - Powerdown (with self-refresh)
  - **012** - Active/active-idle
  - **102** - Reserved
  - **112** - Reserved

### Write Data Serial Load Control Register (WDSL Register)

<table>
<thead>
<tr>
<th>WDSL[7:0]</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
</tr>
</tbody>
</table>

- **WDSL[7:0]** - Writing to this register places eight bits of data into the serial-to-parallel conversion logic (the “Demux” block of Figure 2). Writing to this register "2x16" times accumulates a full “tCC” worth of write data. A subsequent WR command (with SLE=1 in CFG register in Figure 1) will write this data (rather than DQ data) to the sense amps of a memory bank. The shifting order of the write data is shown in Table 11.

### RQ Scan High (RQH) Register

<table>
<thead>
<tr>
<th>RQH[3:0]</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
</tr>
</tbody>
</table>

Read/write register

Figure 22 : RQ Scan Low (RQL) Register

<table>
<thead>
<tr>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>RQL[7:0]</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

RQL[7:0] - Latched value of RQ[7:0] in RQ wire test mode.

RQ Scan Low Register

SADR[7:0]: 000001112
RQL[7:0] resets to 000000002

Figure 23 : Refresh Bank (REFB) Control Register

<table>
<thead>
<tr>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>MBR[1:0]</td>
<td>reserved</td>
<td>BANK[2:0]</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

BANK[2:0] - Refresh bank field.
This field returns the bank address for the next self-refresh operation when in Powerdown power state.

002 - Single-bank refresh.
102 - Reserved
012 - Reserved
112 - Reserved

Refresh Bank Control Register

SADR[7:0]: 000010002
REFB[7:0] resets to 000000002

Figure 24 : Refresh High (REFH) Row Register

<table>
<thead>
<tr>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>reserved</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

reserved - Refresh row field.
This field contains the high-order bits of the row address that will be refreshed during the next refresh interval. This row address will be incremented after a REFI command for auto-refresh, or when the BANK[2:0] field for the REFB register equals the maximum bank address for self-refresh.

Refresh High Row Register

SADR[7:0]: 000010012
REFH[7:0] resets to 000000002

Figure 25 : Refresh Middle (REFM) Row Register

<table>
<thead>
<tr>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>reserved</td>
<td>R[11:8]</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

This field contains the middle-order bits of the row address that will be refreshed during the next refresh interval. This row address will be incremented after a REFI command for auto-refresh, or when the BANK[2:0] field for the REFB register equals the maximum bank address for self-refresh.

Refresh Middle Row Register

SADR[7:0]: 000010102
REFM[7:0] resets to 000000002
Read/write register

**SADR[7:0]: 00001011₂**

**R[7:0]** - Refresh row field.

This field contains the low-order bits of the row address that will be refreshed during the next refresh interval. This row address will be incremented after a REFI command for auto-refresh, or when the BANK[2:0] field for the REFB register equals the maximum bank address for self-refresh.

---

**IO Configuration Register**

SADR[7:0]: 00001111₂

**reserved**

**ODF[1:0]** - Overdrive Function field.

00 - Nominal V_{OSW,DQ} range
01 - reserved
10 - reserved
11 - reserved

---

**Current Calibration 0 (CC0) Register**

SADR[7:0]: 00010000₂

**reserved**

**CCVALUE0[5:0]** - Current calibration value field.

This field controls the amount of current drive for the even-numbered DQ and DQN pins.

---

**Current Calibration 1 (CC1) Register**

SADR[7:0]: 00010001₂

**reserved**

**CCVALUE1[5:0]** - Current calibration value field.

This field controls the amount of current drive for the odd-numbered DQ and DQN pins.
Read-only register

FZC0[7:0] resets to \texttt{vvvvvvvv}

FZCVALUE0[5:0]

Current Fuse Setting Register

\texttt{SADR[7:0]: 000101002 (vendor-dependent reset value)}

\texttt{reserved}

Figure 32 : Current Fuse Setting 0 (FZC0) Register

Read-only register

FZC1[7:0] resets to \texttt{vvvvvvvv}

FZCVALUE1[5:0]

Current Fuse Setting Register

\texttt{SADR[7:0]: 000101012 (vendor-dependent reset value)}

\texttt{reserved}

Figure 33 : Current Fuse Setting 1 (FZC1) Register

Read-only register

ROM0[7:0]  resets to \texttt{bbrrrccc}

MASK[3:0] - Version number of mask (00012 is first version).

VENDOR[3:0] - Vendor number for component:

0000 - reserved 0100-1111-reserved

0001 - Toshiba

0010 - Elpida

0011 - SEC

\texttt{SADR[7:0]: 000101102}

\texttt{MASK[3:0]}

\texttt{reserved}

\texttt{VENDOR[3:0]}

Figure 34 : Read Only Memory 0 (ROM0) Register

Read-only register

ROM0[7:0]  resets to \texttt{vvvmmmmm}

\texttt{SADR[7:0]: 000101112}

\texttt{CB}[2:0] - Column address bits: \texttt{#bits = \{6,10,2\}}

\texttt{RB}[2:0] - Row address bits: \texttt{#bits = \{10,2\}}

\texttt{BB}[2:0] - Bank address bits: \texttt{#bits = \{2,0\}}

These three fields indicate how many column, row, and bank address bits are present. An offset of \texttt{(6,10,2)} is added to the field value to give the number of address bits.

Figure 35 : Read Only Memory 1 (ROM1) Register

Read/write register

TEST[7:0] resets to \texttt{000000002}

\texttt{WTE - Wire Test Enable}

\texttt{WTL - Wire Test Latch}

\texttt{SADR[7:0]: 000110002}

\texttt{reserved}

\texttt{WTE}

\texttt{WTL}

Figure 36 : TEST Register

Read/write register

DLL[7:0] resets to \texttt{000000002}

\texttt{TBD}

\texttt{SADR[7:0]: 000110012}

\texttt{reserved}

Figure 37 : DLL Register
### Figure 38: PLL0 Register

<table>
<thead>
<tr>
<th>Bit 7 6 5 4 3 2 1 0</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>00011010₂</td>
<td>SADR[7:0]</td>
</tr>
<tr>
<td>Reserved</td>
<td>PLL0[7:0] resets to 00000000₂</td>
</tr>
<tr>
<td>TBD</td>
<td></td>
</tr>
</tbody>
</table>

### Figure 39: PLL1 Register

<table>
<thead>
<tr>
<th>Bit 7 6 5 4 3 2 1 0</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>00011011₂</td>
<td>SADR[7:0]</td>
</tr>
<tr>
<td>Reserved</td>
<td>PLL1[7:0] resets to 00000000₂</td>
</tr>
<tr>
<td>TBD</td>
<td></td>
</tr>
</tbody>
</table>

### Figure 40: IFT Register

<table>
<thead>
<tr>
<th>Bit 7 6 5 4 3 2 1 0</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>00011100₂</td>
<td>SADR[7:0]</td>
</tr>
<tr>
<td>Reserved</td>
<td>IFT[7:0] resets to 00000000₂</td>
</tr>
<tr>
<td>TBD</td>
<td></td>
</tr>
</tbody>
</table>

### Figure 41: DA Register

<table>
<thead>
<tr>
<th>Bit 7 6 5 4 3 2 1 0</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>00011101₂</td>
<td>SADR[7:0]</td>
</tr>
<tr>
<td>Reserved</td>
<td>DA[7:0] resets to 00000000₂</td>
</tr>
<tr>
<td>TBD</td>
<td></td>
</tr>
</tbody>
</table>

### Figure 42: Delay (DLY) Control Register

<table>
<thead>
<tr>
<th>Bit 7 6 5 4 3 2 1 0</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>00011111₂</td>
<td>SADR[7:0]</td>
</tr>
<tr>
<td>Reserved</td>
<td>DLY[7:0] resets to 00110110₂</td>
</tr>
</tbody>
</table>
| CWD[3:0]             | Programmable value of tCWD timing parameter:  
|                      | 0111₂ - tCWD = 3*TCYCLE  
|                      | 0100₂ - tCWD = 4*TCYCLE  
|                      | Others - Reserved.  
| CAC[3:0]             | Programmable value of tCAC timing parameter:  
|                      | 0110₂ - tCAC = 6*TCYCLE  
|                      | 0111₂ - tCAC = 7*TCYCLE  
|                      | 1000₂ - tCAC = 8*TCYCLE  
|                      | Others - Reserved.  |
| TBD                  |             |

### Figure 43: Partner-Definable (PART0-PARTF) Registers

<table>
<thead>
<tr>
<th>Bit 7 6 5 4 3 2 1 0</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>00000000₂</td>
<td>SADR[7:0]</td>
</tr>
<tr>
<td>PART0[7:0] resets to 00000000₂</td>
<td></td>
</tr>
<tr>
<td>Reserved</td>
<td>PART0 Register</td>
</tr>
<tr>
<td>Reserved</td>
<td>PART1 Register</td>
</tr>
<tr>
<td>Reserved</td>
<td>PARTF Register</td>
</tr>
</tbody>
</table>

Note - The partner-definable registers should not be written or read; doing so will produce undefined results.
Maintenance Operations

Refresh Transactions

Figure 44 contains two timing diagrams showing examples of refresh transactions. The top timing diagram shows a single refresh operation. Bank Ba is assumed to be closed (in a precharged state) when a REFA command is received in a ROWP packet on clock edge T0. The REFA command causes the row addressed by the REFr register (REFH/REFM/REFL) to be opened (sensed) and placed in the sense amp array for the bank.

Note that the REFA and REFI commands are similar to the ACT command functionally; both specify a bank address and delay value, and both cause the selected bank to open (to become sensed). The difference is that the ACT command is accompanied by a row address in the ROWA packet, while the REFA and REFI commands use a row address in the REFr register (REFH/REFM/REFL).

After a time tRAS, a ROWP packet with REFP command to bank Ba is presented. This causes the bank to be closed (precharged), leaving the bank in the same state as when the refresh transaction began.

Note that the REFP command is equivalent to the PRE command functionally; both specify a bank address and delay value, and both cause the selected bank to close (to become precharged).

After a time tRP, another ROWP packet with REFA command to bank Bb is presented (banks Ba and Bb are the same in this example). This starts a second refresh cycle. Each refresh transaction requires a total time tRC = tRAS + tRP, but refresh transactions to different banks may be interleaved like normal read and write transactions.

Each row of each bank must be refreshed once in every tREF interval. This is shown with the fourth ROWP packet with a REFA command in the top timing diagram.

Interleaved Refresh Transaction

The lower timing diagram in Figure 44 represents one way a memory controller might handle refresh maintenance in a real system.

A series of eight ROWP packets with REFA commands (except for the last which is a REFI command) are presented starting at edge T0. The packets are spaced with intervals of tRR. Each REFA or REFI command is addressed to a different bank (Ba through Bh) but uses the same row address from the REFr (REFH/REFM/REFL) register. The eighth REFI command uses this address and then increments it so the next set of eight REFA/REFI commands will refresh the next set of rows in each bank.

A series of eight ROWP packets with REFP commands are presented effectively at edge T10 (a time tRAS after the first ROWP packet with a REFA command). The packets are spaced with intervals of tPP. Like the REFA/REFI commands, each REFP command is addressed to a different bank (Ba through Bh).

This burst of eight refresh transactions fully utilizes the memory component. However, other read and write transactions may be interleaved with the refresh transactions before and after the burst to prevent any loss of bus efficiency. In other words, a ROWA packet with ACT command for a read or write could have been presented at edge T4 (a time tQD before the first refresh transaction starts at edge T0). Also, a ROWA packet with ACT command for a read or write could have been presented at edge T36 (a time tRR after the last refresh transaction starts at edge T32). In both cases, the other request packets for the interleaved read or write accesses (the precharge commands and the read or write commands) could be slotted in among the request packets for the refresh transaction.
Figure 44: Refresh Transactions

Transaction a: REF
\[ a_0 = \{ Ba, \text{REFR} \} \]
\[ a_1 = \{ Ba \} \]

Transaction b: REF
\[ b_0 = \{ Bb, \text{REFR} \} \]
\[ b_1 = \{ Bb \} \]

Transaction c: REF
\[ c_0 = \{ Bc, \text{REFR} \} \]
\[ c_1 = \{ Bc \} \]

Transaction d: REF
\[ d_0 = \{ Bd, \text{REFR} \} \]
\[ d_1 = \{ Bd \} \]

Transaction e: REF
\[ e_0 = \{ Be, \text{REFR} \} \]
\[ e_1 = \{ Bh \} \]

Transaction f: REF
\[ f_0 = \{ Bc, \text{REFR} \} \]
\[ f_1 = \{ Bf \} \]

Transaction g: REF
\[ g_0 = \{ Bd, \text{REFR} \} \]
\[ g_1 = \{ Bg \} \]

Transaction h: REF
\[ h_0 = \{ Be, \text{REFR} \} \]
\[ h_1 = \{ Bh \} \]

Transaction i: REF
\[ i_0 = \{ Ba, \text{REFR}+1 \} \]
\[ i_1 = \{ Bi \} \]

Different banks.

Bb are different banks.

This REFI increments REFR.
Calibration Transactions

Figure 45 shows the calibration transaction diagrams for the XDR DRAM device. There is one calibration operation supported: calibration of the output current level \( I_{OL} \) each DQi and DQNi pin.

The output current calibration sequence is shown in the upper diagram. It begins when a period of \( t_{CMD-CALC} \) is observed after the last RQ packet (with command “CMD a” in this example). No request packets should be issued in this period.

A COLX packet with a “CALC b” command is then issued to start the current calibration sequence. A period of \( t_{CALCE} \) is observed after this packet. No request packets should be issued during this period.

A COLX packet with a “CALE c” command is then issued to end the current calibration sequence. A period of \( t_{CALE-CMD} \) is observed after this packet. No request packets should be issued during this period. The first request packet may then be issued (with command “CMD d” in this example).

A second current calibration sequence must be started within an interval of \( t_{CALC} \). In this example, the next COLX packet with a “CALC e” command starts a subsequent sequence.

The dynamic termination calibration sequence is shown in the lower diagram. Note that this memory component does not use this sequence; termination calibration is performed during the manufacturing process. However, the termination sequence shown will be issued by the controller for those memory component which do use a periodic calibration mechanism.

It begins when a period of \( t_{CMD-CALZ} \) is observed after the packet edge \( T_0 \) (with command CMDa in this example). No request packets should be issued in this period.

A COLX packet with a CALZ command is then issued at edge \( T_3 \) to start the current calibration sequence. A second period of \( t_{CALZE} \) is observed after this packet. No request packets should be issued during this period.

A COLX packet with a CALE command is then issued at edge \( T_6 \) to end the current calibration sequence. A third period of \( t_{CALE-CMD} \) is observed after this packet. The first request packet may be issued at edge \( T_{12} \) (with command CMDd in this example).

A second current calibration sequence must be started within an interval of \( t_{CALZ} \). In this example, the next COLX packet with a CALZ command occurs at edge \( T_{20} \).

Note that the labels for the CFM clock edges (of the form Ti) are not to scale, and are used to identify events in the diagrams.
Power State Management

Figure 46 shows power state transition diagrams for the XDR DRAM device. There are two power states in the XDR DRAM: Powerdown and Active. Powerdown state is to be used in applications in which it is necessary to shut down the CFM/CFMN clock signals. In this state, the contents of the storage cells of the XDR DRAM will be retained by an internal state machine which performs periodic refresh operations using the REFB and REFr control registers.

The upper diagram shows the sequence needed for Powerdown entry. Prior to starting the sequence, all banks of XDR DRAM must be precharged so they are left in a closed state. Also, all 2³ banks must be refreshed using the current value of the REFr registers, and the REFr registers must not be incremented with the REFI command at the end of this special set of refresh transactions. This ensures that no matter what value has been left in the REFB register, no row of any bank will be skipped when automatic refresh is first started in Powerdown. There may be some banks at the current row value in the REFr registers that are refreshed twice during the Powerdown entry process.

After the last request packet (with the command CMDa in the upper diagram of the figure), an interval of tCMD-PDN is observed. No request packets should be issued during this period.

A COLX packet with the PDN command is issued after this interval, causing the XDR DRAM to enter Powerdown state after an interval of tPDN-ENTRY has elapsed (this is the parameter that should be used for calculating the power dissipation of the XDR DRAM). The CFM/CFMN clock signals may be removed a time tPDN-CFM after the COLX packet with the PDN command. Also, the termination voltage supply may be removed (set to the ground reference) from the Vterm pins a time tPDN-CFM after the COLX packet with the PDN command. The voltage on the DQ/DQN pins will follow the voltage on the Vterm pins during Powerdown entry.

When the XDR DRAM is in Powerdown, an internal frequency source and state machine will automatically generate internal refresh transactions. It will cycle through all 2³ state combinations of the REFB register. When the largest value is reached and the REFB value wraps around, the REFr register is incremented to the next value. The REFB and REFr values select which bank and which row are refreshed during the next automatic refresh transaction.

The lower diagram shows the sequence needed for Powerdown exit. The sequence is started with a serial broadcast write (SBW command) transaction using the serial bus of the XDR DRAM. This transaction writes the value "00000001" to the Power Management (PM) register (SADR = "00000011") of all XDR DRAMs connected to the serial bus. This sets the PX bit of the PM register, causing the XDR DRAMs to return to Active power state.

The CFM/CFMN clock signals must be stable a time tCFM-PDN before the end of the SBW transaction. Also, the termination voltage supply must be restored to its normal operating point (VTERM,DRSL) on the Vterm pins a time tCFM-PDN before the end of the SBW transaction. The voltage on the DQ/DQN pins will follow the voltage on the Vterm pins during Powerdown exit.

The XDR DRAM will enter Active state after an interval of tPDN-EXIT has elapsed from the end of the SBW transaction (this is the parameter that should be used for calculating the power dissipation of the XDR DRAM).

The first request packet may be issued after an interval of tPDN-CMD has elapsed from the end of the SBW transaction, and must contain a "REFA" command in a ROWP packet. In this example, this packet is denoted with the command "REFA 1". No other request packets should be issued during this tPDN-CMD interval.

All "n" banks (in the example, n=2³) must be refreshed using the current value of the REFr registers. The "n"th refresh transaction will use a "REFI" command to increment the REFr register (instead of a "REFR" command). This ensures that no matter what value has been left in the REFB register, no row of any bank will be skipped when normal refresh is restarted in Active state. There may be some banks at the current row value in the REFr registers that are refreshed twice during the Powerdown exit process.

Note that during the Powerdown state an internal time source keeps the device refreshed. However, during the tPDN-CMD interval, no internal refresh operations are performed. As a result, an additional burst of refresh transactions must be issued after the burst of "n" transactions described above. This second burst consists of "m" refresh transactions:

\[ m = \text{ceiling} \left[ 2^{\text{11}} \times \frac{t_{PDN-CMD}}{t_{REF}} \right] \]

Where "2¹¹" is the number of rows per bank, and "2³" is the number of banks. Every "n"th refresh transaction (where n=2³) will use a "REFI" command (to increment the REFr register) instead of a "REFA" command.
Figure 46: Power State Management
Initialization

Figure 47 shows the topology of the serial interface signals of a XDR DRAM system. The three signals RST, CMD, and SCK are transmitted by the controller and are received by each XDR DRAM device along the bus. The signals are terminated to the $V_{TERM}$ supply through termination components at the end farthest from the controller. The SDI input of the XDR DRAM device furthest from the controller is also terminated to $V_{TERM}$. The SDO output of each XDR DRAM device is transmitted to the SDI input of the next XDR DRAM device (in the direction of the controller). This SDO/SDI daisy chain topology continues to the controller, where it ends at the SRD input of the controller. All the serial interface signals are low-true. All the signals use RSL signaling circuits, except for the SDO output which uses CMOS signaling circuits.

Figure 48 shows the initialization timing of the serial interface for the XDR DRAM $[k]$ device in the system shown above. Prior to initialization, the RST is held at zero. The CMD input is not used here, and should also be held at zero. Note that the inputs are all sampled by the negative edge of the SCK clock input. The SDI input for the XDR DRAM[0] device is zero, and is unknown for the remaining devices.

On negative SCK edge $S_8$ the RST input is sampled one. It is sampled one on the next four edges, and is sampled zero on edge $S_{12}$ a time $t_{RST-10}$ after it was first sampled one. The state of the control registers in the XDR DRAM device are set to their reset values after the first edge ($S_8$) in which RST is sampled one.

The SDI inputs will be sampled one within a time $t_{RST-SDI,00}$ after RST is first sampled one in all the XDR DRAMs except for XDR DRAM [0]. XDR DRAM [0]’s SDI input will always be sampled zero.

XDR DRAM [k] will see its RST input sampled zero at $S_{12}$, and will then see its SDI input sampled zero at $S_{10}$ (after SDI had previously been sampled one). This interval (measured in $t_{CYC,SCK}$ units) will be equal to the index $[k]$ of the XDR DRAM device along the serial interface bus. In this example, k is equal to 4.

This is because each XDR DRAM device will drive its SDO output zero around the SCK edge a time $t_{SDI-SDO,00}$ after its SDI input is sampled zero.

In other words, the XDR DRAM [0] device will see RST and SDI both sampled zero on the same edge $S_{12}$ ($t_{RST-SDI,00}$ will be 0 $t_{CYC,SCK}$ units), and will drive its SDO to zero around the subsequent edge ($S_{13}$).
The XDR DRAM [1] device will see SDI sampled zero on edge S13 (tRST-SDI,00 will be 1*tCYC,SCK units), and will drive its SDO to zero around the subsequent edge (S14).

The XDR DRAM [2] device will see SDI sampled zero on edge S14 (tRST-SDI,00 will be 2*tCYC,SCK units), and will drive its SDO to zero around the subsequent edge (S15).

This continues until the last XDR DRAM device drives the SRD input of the controller. Each XDR DRAM device contains a state machine which measures the interval tRST-SDI,00 between the edges in which RST and SDI are both sampled zero, and uses this value to set the SID [5:0] field of the SID (Serial Identification) register. This value allows directed read and write transactions to be made to the individual XDR DRAM devices.

Table 10 summarizes the range of the timing parameters used for initialization by the serial interface bus.

<table>
<thead>
<tr>
<th>Symbol</th>
<th>Parameter Description</th>
<th>Min</th>
<th>Max</th>
<th>Unit</th>
<th>Figure(s)</th>
</tr>
</thead>
<tbody>
<tr>
<td>tRST,10</td>
<td>Number of cycles between RST being sampled one and RST being sampled zero</td>
<td>2</td>
<td>-</td>
<td>tCYC,SCK</td>
<td>-</td>
</tr>
<tr>
<td>tRST-SDO,11</td>
<td>Number of cycles between RST being sampled one and SDO being driven to one</td>
<td>1</td>
<td>1</td>
<td>tCYC,SCK</td>
<td>-</td>
</tr>
<tr>
<td>tRST,SDI,00</td>
<td>Number of cycles between RST being sampled zero (after being sampled one for tRST,10,MIN or more cycles) and SDI being sampled zero. This will be equal to the index [k] of the XDR DRAM device along the serial interface bus</td>
<td>0</td>
<td>63</td>
<td>tCYC,SCK</td>
<td>-</td>
</tr>
<tr>
<td>tSDI-SDO,00</td>
<td>Number of cycles between SDI being sampled one (after RST has been sampled one for tRST,10,MIN or more cycles and is then sampled zero) and SDO being driven to zero</td>
<td>1</td>
<td>1</td>
<td>tCYC,SCK</td>
<td>-</td>
</tr>
<tr>
<td>tRST-SCK</td>
<td>Asynchronous reset interval.</td>
<td>20</td>
<td>-</td>
<td>tCYC,SCK</td>
<td>-</td>
</tr>
</tbody>
</table>

XDR DRAM Initialization Overview

[1] Apply voltage to VDD, VTERM, and VREF pins. VTERM and VREF voltages must be less or equal to VDD voltage at all times. Wait a time interval tCOREINIT. Power-on reset circuit in XDR DRAM places XDR DRAM into low-power state.

[2] Assert RST, SCK, SDI and CMD to logical zero. Then:
   - Pulse SCK to logical one, then to logical zero four times.
   - Assert RST to logical one. Reset circuit places XDR DRAM into low-power state (identical to power-on reset)
   - Perform remaining initialization sequence in Figure 48.

[3] XDR DRAM has valid Serial ID and all registers have default values that are defined in Figure 17 through Figure 42.

[4] Perform broadcast or directed register writes to adjust registers which need a value different from their default value.

[5] Perform Powerdown Exit sequence shown in Figure 46. This includes the activity from SCK cycle S0 through the final REFP command.

[6] Perform termination/current calibration. The CALZ / CALE sequence shown in Figure 45 is issued 128 times. After this, each sequence is issued once every tCALZ or tCALC interval.

[7] Condition the XDR DRAM banks by performing a REFA/REFI activate and REFP precharge operation to each bank eight times. This can be interleaved to save time. The row address for the activate operation will step through eight successive values of the REFr registers. The sequence between cycles T0 and T32 in the Interleaved Refresh Example in Figure 44 could be performed eight times to satisfy this conditioning requirement.

XDR DRAM Pattern Load with WDSL Register

The XDR memory system requires a method of deterministically loading pattern data to XDR DRAMs before beginning Receive Timing Calibration (RX TCAL). The method employed by the XDR DRAMs to achieve this is called Write Data Serial Load (WDSL). A WDSL packet sends one-byte of serial data which is serially shifted into a holding register within the XDR DRAM. Initialization software sends a sequence of WDSL packets, each of which shifts the new byte in and advances the shifter by 8 positions. In this way, XDR DRAMs of varying widths can be loaded with a single command type.

Each sequence of WDSL packets will load one full column of data to the internal holding register of the target XDR DRAM. Depending upon the ratio of native device width to programmed width, there may be more than one sub-column per column. After loading a full column, a series of WR commands will be issued to sequentially transfer each sub-column of the column to the XDR DRAM core(s), based upon the SC [3:0] bits.
### Table 11: XDR DRAM WDSL-to-Core/DQ/SC Map (First Generation x16/x8/x4/x2 XDR DRAM, BL = 16)

<table>
<thead>
<tr>
<th>Core Word</th>
<th>WDSL Core Word</th>
<th>s15</th>
<th>s8</th>
<th>s4</th>
<th>s2</th>
</tr>
</thead>
<tbody>
<tr>
<td>s2</td>
<td>s4</td>
<td>s8</td>
<td>s16</td>
<td></td>
<td></td>
</tr>
<tr>
<td>WDQ0[8:0]</td>
<td>WDQ0[8:0]</td>
<td>1</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>WDQ1[8:0]</td>
<td>WDQ1[8:0]</td>
<td>1</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>WDQ2[8:0]</td>
<td>WDQ2[8:0]</td>
<td>1</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>WDQ3[8:0]</td>
<td>WDQ3[8:0]</td>
<td>1</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>WDQ4[8:0]</td>
<td>WDQ4[8:0]</td>
<td>1</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>WDQ5[8:0]</td>
<td>WDQ5[8:0]</td>
<td>1</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>WDQ6[8:0]</td>
<td>WDQ6[8:0]</td>
<td>1</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>WDQ7[8:0]</td>
<td>WDQ7[8:0]</td>
<td>1</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>WDQ8[8:0]</td>
<td>WDQ8[8:0]</td>
<td>1</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>WDQ9[8:0]</td>
<td>WDQ9[8:0]</td>
<td>1</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>WDQ10[8:0]</td>
<td>WDQ10[8:0]</td>
<td>1</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>WDQ11[8:0]</td>
<td>WDQ11[8:0]</td>
<td>1</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>WDQ12[8:0]</td>
<td>WDQ12[8:0]</td>
<td>1</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>WDQ13[8:0]</td>
<td>WDQ13[8:0]</td>
<td>1</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>WDQ14[8:0]</td>
<td>WDQ14[8:0]</td>
<td>1</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>WDQ15[8:0]</td>
<td>WDQ15[8:0]</td>
<td>1</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
</tbody>
</table>

**Logical View of XDR DRAM**

- Word Written (1 = Written, 0 = Not Written)

**Physical View of XDR DRAM**

- Physical word (1 = Written, 0 = Not written)
- Physical size of XDR

---

*Preliminary XDR™ DRAM*

---

*Samsung Electronics*

*Version 0.3 Aug 2005*
Table 12: Core Data Word-to-WDSL Format

<table>
<thead>
<tr>
<th>CFM/PCLK Cycle</th>
<th>Cycle 0</th>
<th>Cycle 1</th>
</tr>
</thead>
<tbody>
<tr>
<td>Symbol (Bit) Time</td>
<td>t0</td>
<td>t1</td>
</tr>
<tr>
<td>Bit Transmitted on DQ pins</td>
<td>D0</td>
<td>D1</td>
</tr>
</tbody>
</table>

WDSL Byte/Bit Transfer Order

<table>
<thead>
<tr>
<th>Core Word</th>
<th>Core Word WD[n][15:0]</th>
</tr>
</thead>
<tbody>
<tr>
<td>WDSL Byte Order</td>
<td>WDSL Byte 0</td>
</tr>
<tr>
<td>SWD Field of Serial Packet</td>
<td>7</td>
</tr>
<tr>
<td>Bit Transmitted on CMD pin</td>
<td>D15</td>
</tr>
</tbody>
</table>

---
a. Applies for first generation x16/x8/x4 XDR DRAM with BL=16
Sub-Row (Sub-Page) Sensing

The SP[1:0] field of the CFG register controls what fraction of a row is sensed during a ROWA activate operation. This permits the controller to reduce the amount of power consumed by normal transactions if a smaller row size can be tolerated by the application. Note that the REFA and REFI activate operations always sense the full row, the SP[1:0] setting does not affect these operations. Refresh operations during Powerdown are likewise unaffected by the SP[1:0] setting.

The permissible values of the SP[1:0] field are affected by the value programmed into the WIDTH[2:0] field of the CFG register. The table in the following figure summarizes the allowed combinations of values.

In general the value of WIDTH[2:0] is chosen, and this then limits the possible values of SP[1:0] that can be used, as seen by the table in the figure above. In other words, the combinations indicated by the gray boxes labeled "NO" may not be used, since this would allow accessing of sense amplifier cells with invalid data.

If half-row activation is selected (with SP[1:0] = 01), then the value of SR[1] used in the ROWA packet for activation must be the same as the value of SC[1] used in the COL/COLM packet for a read/write access.

XDR DRAM device will operate in half-activation mode, even when programmed for quarter-activation (with SP[1:0] = 10).
Special Feature Description

Dynamic Width Control

This XDR DRAM device includes a feature called dynamic width control. This permits the device to be configured so that read and write data can be accessed through differing widths of DQ pins. Figure 50 shows a diagram of the logic in the path of the read data (Q) and write data (D) that accomplishes this.

The read path is on the right of the figure. There are 16 sets of S signals (the internal data bus connecting to the sense amps of the memory core), with 16 signals in each set. When the XDR DRAM device is configured for maximum width operation (using the WIDTH [2:0] field in the CFG register), each set of 16 S signals goes to one of the 16 DQ pins (via the Q[15:0][15:0] read bus) and are driven out in the 16 time slots for a read data packet.

When the XDR DRAM device is configured for a width that is less than the maximum, some of the DQ pins are used and the rest are not used. The SC [3:0] field of the COL request packets which S[15:0][15:0] signals are passed to the Q[15:0][15:0] read bus and driven as read data.

Figure 51 shows the mapping from the S bus to the Q bus as a function of the WIDTH [2:0] register field and the SC[3:0] field of the COL request packet. There is a separate table for each valid value of WIDTH [2:0]. In each table, there is an entry in the left column for each valid value of SC[3:0]. This field should be treated as an extension of the C[9:4] column address field. The right hand column shows which sets of S[15:0][15:0] signals are mapped to the Q read data bus for a particular value of SC[3:0].

For example, assume that the WIDTH [2:0] value is "010", indicating a device width of x4. Looking at the appropriate table in Figure 50, it may be seen that in the SC [3:0] field, the SC [1:0] sub-column address bits are not used. The remaining SC [3:0] address bit(s) selects one of the 64-bit blocks of S bus signals, causing them to be driven onto the Q [3:0][15:0] read data bus, which in turn is driven to the DQ3...0/DQN3...0 data pins. The Q[15:4][15:0] signals and DQ15...4/DQN15...4 data pins are not used for a device width of x4.

The write path is shown on the left side of Figure 50. As shown, there are 16 sets of S signals (the internal data bus connecting to the sense amps of the memory core), with 16 signals in each set. When the XDR DRAM device is configured for maximum width operation (using the WIDTH [2:0] field in the CFG register), each set of 16 S signals is driven from one of the 16 DQ pins (via the D[15:0][15:0] write bus) from each of the 16 time slots for a write data packet.

Figure 51 also shows the mapping from the D bus to the S bus as a function of the WIDTH[2:0] register field and the SC[3:0] field of the COL request packet. There is a separate table for each valid value of WIDTH[2:0]. In each table, there is an entry in the left column for each valid value of SC[3:0]. This field should be treated as an extension of the C[9:4] column address field. The right hand column shows which set of S[15:0][15:0] signals are mapped from the D read data bus for a particular value of SC[3:0].

For example, assume that the WIDTH[2:0] value is "001", indicating a device width of x2. Looking at the appropriate table in Figure 51, it may be seen that in the SC[3:0] field, the SC[0] sub-column address bit is not used. The remaining SC [3:0] address bit(s) selects one of the 32-bit blocks of S bus signals, causing them to be driven from the D [1:0][15:0] write data bus, which in turn is driven from the DQ1... 0/DQN1... 0 data pins. The D[15:2][15:2] signals and DQ15...2/DQN15...2 data pins are not used for a device width of x2.

Figure 50 : Multiplexes for Dynamic Width Control
The block diagram in Figure 50 indicates that the Dynamic Width logic is positioned after the serial-to-parallel conversion (demux block) in the data receiver block and before the parallel-to-serial conversion (mux block) in the data transmitter block (see also the block diagram in Figure 2). The block diagram is shown in this manner so the functionality of the logic can be made as clear as possible. Some implementations may place this logic in the data receiver and transmitter blocks, performing the mapping in Figure 51 on the serial data rather than the parallel data. However, this design choice will not affect the functionality of the Dynamic Width logic; it is strictly an implementation decision.

**Figure 51: D-to-S and S-to-D Mapping for Dynamic Width Control**

<table>
<thead>
<tr>
<th>WIDTH[2:0]=000 (x1 device width)</th>
<th>WIDTH[2:0]=001 (x2 device width)</th>
<th>WIDTH[2:0]=011 (x8 device width)</th>
</tr>
</thead>
<tbody>
<tr>
<td>0000</td>
<td>0011</td>
<td>0111</td>
</tr>
</tbody>
</table>
Write Masking

Figure 52 shows the logic used by the XDR DRAM device when a write-masked command (WRM) is specified in a COLM packet. This masking logic permits individual byte of a write data packet to be written or not written according to the value of an eight bit write mask M[7:0].

In Figure 52, there are 16 sets of 16 signals forming the D1[15:0] [15:0] input bus for the Byte Mask block. These are treated as 2 x 16 8-bit bytes:

- D1 [15] [15:8]
- D1 [15] [7:0]
- ...
- D1 [1] [15:8]
- D1 [1] [7:0]
- D1 [0] [15:8]
- D1 [0] [7:0]

The eight bits of each byte is compared to the value in the byte mask field (M[7:0]). If they are not equal (NE), then the corresponding write enable signal (WE) is asserted and the byte is written into the sense amplifier. If they are equal, then corresponding write enable signal (WE) is deasserted and the byte is not written into the sense amplifier.

In the example of Figure 52, a WRM command performs a masked write of a 64 byte data packet to all the memory devices connected to the RQ bus (and receiving the command). It is the job of the memory controller to search the 64 bytes to find an eight bit data value that is not used and place it into the M [7:0] field. This will always be possible because there are 256 possible 8-bit values and there are only 64 possible values used in the bytes in the data packet.

Figure 52: Byte Mask Logic
Note that other systems might use a data transfer size that is different than the 64 bytes per tCC interval per RQ bus that is used in the example in Figure 52.

Figure 53 shows the timing of two successive WRM commands in COLM packets. The timing is identical to that of two successive WR commands in COL packets. The one difference is that the COLM packet includes a M[7:0] field that indicates the reserved bit pattern (for the eight bits of each byte) that indicates that the byte is not to be written. This requires that the alignment of bytes within the data packet be defined, and also that the bit numbering within each byte be defined (note that this was not necessary for the unmasked WR command). In the figure, bytes are contained within a single DQ/DQN pin pair - this is necessary so the dynamic width feature can be supported. Thus, each pin pair carries two bytes of each data packet. Byte[0] is transferred earlier than byte[1], and bit[0] of each byte (corresponding to M[0]) is transferred first, followed by the remaining bits in succession.

Figure 53: Write-Masked (WRM) Transaction Example
Multiple Bank sets and the ERAW Feature

Figure 56 shows a block diagram of a XDR DRAM in which the banks are divided into two sets (called the even bank set and the odd bank set) according to the least-significant bit of the bank address field. This XDR DRAM supports a feature called “Early Read After Write” (hereafter called “ERAW”).

The logic that accepts commands on the RQ11...0 signals is capable of operating these two bank sets independently. In addition, each bank set connects to its own internal “S” data bus (called S0 and S1). The receive interface is able to drive write data onto either of these internal data buses, and the transmit interface is able to sample read data from either of these internal data buses. These capabilities will permit the delay between a write column operation and a read column operation to be reduced, thereby improving performance.

Figure 54 shows the timing previously presented in Figure 12, but with the activity on the internal S data bus included. The write-to-read parameter $t_{\Delta WR}$ ensures that there is adequate turnaround time on the S bus between D (a2) and Q (c1).

When ERAW is supported with odd and even bank sets, the $t_{\Delta WR,MIN}$ parameter must be obeyed when the write and read column operations are to the same bank set, but a second parameter $t_{\Delta WR-D}$ permits earlier column operations to the opposite bank set. Figure 55 shows how this is possible because there are two internal data buses S0 and S1. In this example, the four columns read operations are made to the same bank $B_b$, but they could use different banks as long as they all belonged to the bank set that was different form the bank set containing $B_a$ (for the column write operations).

**Figure 54 : Write/Read Interaction - No ERAW Feature**

**Figure 55 : Write/Read Interaction - ERAW Feature**
Figure 56: XDR DRAM Block Diagram with Bank Sets
Simultaneous Activation

When the XDR DRAM supports multiple bank sets as in Figure 56, another feature may be supported, in addition to ERAW. This feature is simultaneous activation, and the timing of several cases is shown in Figure 57.

The tRR parameter specifies the minimum spacing between packets with activation commands in XDR DRAMs with a single bank set, or between packets to the same bank set in a XDR DRAM with multiple bank sets. The tRR-D parameter specifies the minimum spacing between packets with activation commands to different bank sets in a XDR DRAM with multiple bank sets.

In Figure 57, Case 4 shows an example when both tRR and tRR-D must be at least 4*tCYCLE. In such a case, activation commands to different bank sets satisfy the same constraint as activation commands to the same bank set.

In Figure 57, Case 2 shows an example when tRR must be at least 4*tCYCLE and tRR-D must be at least 2*tCYCLE. In such a case, an activation command to one bank set may be inserted between two activation commands to a different bank set.

In Figure 57, Case 1 shows an example when tRR must be at least 4*tCYCLE and tRR-D must be at least 1*tCYCLE. In this case, the middle activation command will not be symmetrically placed relative to the two outer activation commands.

In Figure 57, Case 0 shows an example when tRR must be at least 4*tCYCLE and tRR-D must be at least 0*tCYCLE. This means that two activation commands may be issued on the same CFM clock edge. This is only possible by using the delay mechanism in one of the two commands. See “Dynamic Request Scheduling” on page 18. In the example shown, the packet with the REFA command is received one cycle before the command with the ACT command, and the REFA command includes a one cycle delay. Both activation commands will be issued internally to different bank sets on the same CFM clock edge.

Figure 57: Simultaneous Activation — tRR-D Cases
Simultaneous Precharge

When the XDR DRAM supports multiple bank sets as in Figure 56, another feature may be supported, in addition to ERAW. This feature is simultaneous precharge, and the timing of several cases is shown in Figure 58.

The \( t_{PP} \) parameter specifies the minimum spacing between packets with precharge commands in XDR DRAMs with a single bank set, or between packets to the same bank set in a XDR DRAM with multiple bank sets. The \( t_{PP-D} \) parameter specifies the minimum spacing between packets with precharge commands to different bank sets in a XDR DRAM with multiple bank sets.

In Figure 58, Case 4 shows an example when both \( t_{PP} \) and \( t_{PP-D} \) must be at least 4*\( t_{CYCLE} \). In such a case, precharge commands to different bank sets satisfy the same constraint as precharge commands to the same bank set.

In Figure 58, Case 2 shows an example when \( t_{PP} \) must be at least 4*\( t_{CYCLE} \) and \( t_{PP-D} \) must be at least 2*\( t_{CYCLE} \). In such a case, a precharge command to one bank set may be inserted between two precharge commands to a different bank set.

In Figure 58, Case 1 shows an example when \( t_{PP} \) must be at least 4*\( t_{CYCLE} \) and \( t_{PP-D} \) must be at least 1*\( t_{CYCLE} \). As in the previous case, a precharge command to one bank set may be inserted between two precharge commands to a different bank set. In this case, the middle precharge command will not be symmetrically placed relative to the two outer precharge commands.

In Figure 58, Case 0 shows an example when \( t_{PP} \) must be at least 4*\( t_{CYCLE} \) and \( t_{PP-D} \) must be at least 0*\( t_{CYCLE} \). This means that two precharge commands may be issued on the same CFM clock edge. This is only possible by using the delay mechanism in one of the two commands. See “Dynamic Request Scheduling” on page 18. It is also possibly by taking advantage of the fact that two independent precharge commands may be encoded within a single ROWP packet. In the example shown, the ROWP packet contains both a REFP command and a PRE command. Both precharge commands will be issued internally to different bank sets on the same CFM clock edge.

Figure 58: Simultaneous Precharge — \( t_{PP-D} \) Cases
Operating Conditions

Electrical Conditions

Table 13 summarizes all electrical conditions (temperature and voltage conditions) that may be applied to the memory component. The first section of parameters is concerned with absolute voltage, storage and operating temperatures, and the power supply, reference, and termination voltage.

The second section of parameters determines the input voltage levels for the RSL RQ signals. The high and low voltages must satisfy a symmetry parameter with respect to the VREF, RSL.

The third section of parameters determines the input voltage levels for the RSL SI (serial interface) signals. The high and low voltages must satisfy a symmetry parameter with respect to the VREF, RSL.

The fourth section of parameters determines the input voltage levels for the CFM clock signals. The high and low voltages are specified by a common-mode value and a swing value.

The fifth section of parameters determines the input voltage levels for the write data signals on the DRSL DQ pins. The high and low voltages are specified by a common-mode value and a swing value.

<table>
<thead>
<tr>
<th>Symbol</th>
<th>Parameter</th>
<th>Minimum</th>
<th>Maximum</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td>VIN,ABS</td>
<td>Voltage applied to any pin (except VDD) with respect to GND</td>
<td>-0.3</td>
<td>1.5</td>
<td>V</td>
</tr>
<tr>
<td>VDD,ABS</td>
<td>Voltage on VDD with respect to GND</td>
<td>-0.5</td>
<td>2.3</td>
<td>V</td>
</tr>
<tr>
<td>TSTORE</td>
<td>Storage temperature</td>
<td>50</td>
<td>100</td>
<td>°C</td>
</tr>
<tr>
<td>TJ</td>
<td>Junction temperature under bias during normal operation</td>
<td>100</td>
<td></td>
<td>°C</td>
</tr>
<tr>
<td>VDD</td>
<td>Supply voltage applied to VDD pins during normal operation</td>
<td>1.8 - 0.09</td>
<td>1.8 + 0.09</td>
<td>V</td>
</tr>
<tr>
<td>VREF,RSL</td>
<td>RSL - Reference voltage applied to VREF pin a</td>
<td>VTERM,RSL -0.45</td>
<td>VTERM,RSL +0.05</td>
<td>V</td>
</tr>
<tr>
<td>VTERM,DRSL</td>
<td>DRSLS - Termination voltage applied to VTERM pins</td>
<td>1.2 - 0.06</td>
<td>1.2 + 0.06</td>
<td>V</td>
</tr>
<tr>
<td>VIL,RQ</td>
<td>RSL RQ inputs -low voltage</td>
<td>VREF,RSL -0.45</td>
<td>VREF,RSL +0.15</td>
<td>V</td>
</tr>
<tr>
<td>VIH,RQ</td>
<td>RSL RQ inputs -high voltage</td>
<td>VREF,RSL +0.15</td>
<td>VREF,RSL +0.45</td>
<td>V</td>
</tr>
<tr>
<td>RA,RQ</td>
<td>RSL RQ inputs - data asymmetry: RA,RQ = (VIH,RQ-VREF,RSL)/(VREF,RSL-VIL,RQ)</td>
<td>0.8</td>
<td>1.2</td>
<td>V</td>
</tr>
<tr>
<td>VIL,SI</td>
<td>RSL Serial Interface inputs -low voltage</td>
<td>VREF,RSL -0.45</td>
<td>VREF,RSL -0.20</td>
<td>V</td>
</tr>
<tr>
<td>VIH,SI</td>
<td>RSL Serial Interface inputs -high voltage</td>
<td>VREF,RSL +0.20</td>
<td>VREF,RSL +0.45</td>
<td>V</td>
</tr>
<tr>
<td>RA,SI</td>
<td>RSL Serial Interface inputs - data asymmetry: RA,SI = (VHI,RO-VHI,DQ)/(VREF,RSL-VIL,SI)</td>
<td>0.8</td>
<td>1.2</td>
<td>V</td>
</tr>
<tr>
<td>VICM,CFM</td>
<td>CFM/CFMN input - common mode: VICM,CTM = (VHI,CTM+VIL,CTM)/2</td>
<td>VTERM,DRSL-0.150</td>
<td>VTERM,DRSL-0.075</td>
<td>V</td>
</tr>
<tr>
<td>VISW,CFM</td>
<td>CFM/CFMN input - high-low swing: VISW,CFM = (VHI,CTM-VIL,CTM)</td>
<td>0.15</td>
<td>0.30</td>
<td>V</td>
</tr>
<tr>
<td>VICM,DQ</td>
<td>DRSL DQ inputs - common mode: VICM,DQ, a = (VHI,DQ+VIL,DQ)/2</td>
<td>VTERM,DRSL-0.150</td>
<td>VTERM,DRSL-0.025</td>
<td>V</td>
</tr>
<tr>
<td>VISW,DQ</td>
<td>DRSL DQ inputs - high-low swing: VISW,DQ, a = (VHI,DQ-VIL,DQ)</td>
<td>0.05</td>
<td>0.30</td>
<td>V</td>
</tr>
</tbody>
</table>

a. VTERM,RSL is typically 1.2V±0.06V. It connects to the RSL termination components, not to this DRAM component.
b. VIH is typically equal to VTERM,RSL or VTERM,DRSL (whichever is appropriate) under DC conditions in a system.
Timing Conditions

Table 14 summarizes all timing conditions that may be applied to the memory component. The first section of parameters is concerned with parameters for the clock signals. The second section of parameters is concerned with parameters for the request signals. The third section of parameters is concerned with parameters is concerned with parameters for the write data signals. The fourth section of parameters is concerned with parameters for the serial interface signals. The fifth section is concerned with all other parameters, including those for refresh, calibration, power state transitions, and initialization.

<table>
<thead>
<tr>
<th>Symbol</th>
<th>Parameter and Other Conditions</th>
<th>Minimum</th>
<th>Maximum</th>
<th>Units</th>
<th>Figure(s)</th>
</tr>
</thead>
<tbody>
<tr>
<td>tCYCLE or tCYC,CTM</td>
<td>CFM RSL clock - cycle time</td>
<td>2.00</td>
<td>3.83</td>
<td>ns</td>
<td>Figure 59</td>
</tr>
<tr>
<td>tCYC,CTM</td>
<td>-</td>
<td>2.50</td>
<td>3.83</td>
<td>ns</td>
<td>Figure 59</td>
</tr>
<tr>
<td>tCYC,CTM</td>
<td>-</td>
<td>3.33</td>
<td>3.83</td>
<td>ns</td>
<td>Figure 59</td>
</tr>
<tr>
<td>tR,CFM, tF,CFM</td>
<td>CFM/CFMN input - rise and fall time - use minimum for test.</td>
<td>0.08</td>
<td>0.20</td>
<td>tCYCLE</td>
<td>Figure 59</td>
</tr>
<tr>
<td>tH,CFM, tL,CFM</td>
<td>CFM/CFMN input - high and low times</td>
<td>40%</td>
<td>60%</td>
<td>tCYCLE</td>
<td>Figure 59</td>
</tr>
<tr>
<td>tR,RQ, tF,RQ</td>
<td>RSL RQ input - rise/fall times (20% - 80%) - use minimum for test.</td>
<td>0.08</td>
<td>0.26</td>
<td>tCYCLE</td>
<td>Figure 60</td>
</tr>
<tr>
<td>tS,RQ, tH,RQ</td>
<td>RSL RQ input to sample points (set/hold)</td>
<td>@ 2.50 ns &gt; tCYCLE</td>
<td>≥ 2.00 ns</td>
<td>@ 3.33 ns &gt; tCYCLE</td>
<td>≥ 2.50 ns</td>
</tr>
<tr>
<td>tIR,DQ, tIF,DQ</td>
<td>DRSL DQ input - rise/fall times (20% - 80%) - use minimum for test.</td>
<td>0.020</td>
<td>0.074</td>
<td>tCYCLE</td>
<td>Figure 61</td>
</tr>
<tr>
<td>tS,DQ, tH,DQ</td>
<td>DRSL DQ input to sample points (set/hold)</td>
<td>@ 2.50 ns &gt; tCYCLE</td>
<td>≥ 2.00 ns</td>
<td>@ 3.33 ns &gt; tCYCLE</td>
<td>≥ 2.50 ns</td>
</tr>
<tr>
<td>tDOFF,DQ</td>
<td>DRSL DQ input delay offset (fixed) to sample points</td>
<td>-0.08</td>
<td>+0.08</td>
<td>tCYCLE</td>
<td>Figure 61</td>
</tr>
<tr>
<td>tCYC,SCK</td>
<td>Serial Interface SCK input - cycle time</td>
<td>20</td>
<td>-</td>
<td>ns</td>
<td>Figure 63</td>
</tr>
<tr>
<td>tR,SCK, tF,SCK</td>
<td>Serial Interface SCK input - rise and fall times</td>
<td>-</td>
<td>5.0</td>
<td>ns</td>
<td>Figure 63</td>
</tr>
<tr>
<td>tH,SCK, tL,SCK</td>
<td>Serial Interface SCK input - high and low times</td>
<td>-</td>
<td>60%</td>
<td>tCYC,SCK</td>
<td>Figure 63</td>
</tr>
<tr>
<td>tIR,SI, tIF,SI</td>
<td>Serial Interface CMD, RST, SDI input - rise and fall times</td>
<td>-</td>
<td>5.0</td>
<td>ns</td>
<td>Figure 63</td>
</tr>
<tr>
<td>tS,SI,tH,SI</td>
<td>Serial Interface CMD, SDI input to SCK clock edge - set/hold time</td>
<td>-</td>
<td>5.0</td>
<td>ns</td>
<td>Figure 63</td>
</tr>
<tr>
<td>tDLY,SI-RQ</td>
<td>Delay from last SCK clock edge for register write to first CFM edge with RQ packet containing a command which uses the value in the register. Also, delay from first CFM edge with RQ packet containing a command which modifies register value to the first SCK clock edge for register read to this register.</td>
<td>10</td>
<td>-</td>
<td>tCYC,SCK</td>
<td>Figure 63</td>
</tr>
<tr>
<td>tREF</td>
<td>Refresh interval. Every row of every bank must be accessed at least once in this interval with a ROW-ACT, ROWP-REF or ROWP-REFI command.</td>
<td>-</td>
<td>16</td>
<td>ms</td>
<td>Figure 44</td>
</tr>
<tr>
<td>tREFA-REFA,AVG</td>
<td>Average refresh command interval. ROWP-REF or ROWP-REFI commands must be issued at this average rate. This depends upon tREF and the number of banks and the number of rows: TREF = tREF/(N*)/(N*) = tREF/(2^m * 2^n).</td>
<td>488</td>
<td>ns</td>
<td>-</td>
<td>Figure 44</td>
</tr>
<tr>
<td>tBURST-REFA</td>
<td>Refresh burst limit. The number of ROWP-REF or ROWP-REFI commands which can be issued consecutively at the minimum command spacing.</td>
<td>-</td>
<td>128</td>
<td>commands</td>
<td>-</td>
</tr>
<tr>
<td>tBURST-REFI</td>
<td>Refresh burst interval. The interval between a burst of ROWP-REF or ROWP-REFI commands and the next ROWP-REF or ROWP-REFI command.</td>
<td>40</td>
<td>-</td>
<td>tCYCLE</td>
<td>-</td>
</tr>
<tr>
<td>tCOREINIT</td>
<td>Interval needed for core initialization after power is applied.</td>
<td>-</td>
<td>1.5</td>
<td>ms</td>
<td>-</td>
</tr>
<tr>
<td>tCALC</td>
<td>Current calibration interval</td>
<td>-</td>
<td>100</td>
<td>ms</td>
<td>-</td>
</tr>
<tr>
<td>tCMD-CALC- tCMD-CALZ</td>
<td>Delay between packet with any command and CALC/CALZ’ packet w/ PRE or REFP command w/ any other command.</td>
<td>4</td>
<td>16</td>
<td>-</td>
<td>tCYCLE</td>
</tr>
<tr>
<td>tCALC- tCALZ</td>
<td>Delay between CALC/CALZ packet and CALZ packet</td>
<td>12</td>
<td>-</td>
<td>tCYCLE</td>
<td>Figure 45</td>
</tr>
<tr>
<td>tCAL-CMD</td>
<td>Delay between CAL-CMD packet and CALZ packet</td>
<td>24</td>
<td>-</td>
<td>tCYCLE</td>
<td>Figure 45</td>
</tr>
<tr>
<td>tCMD-PDN</td>
<td>Last command before PDN entry</td>
<td>16</td>
<td>-</td>
<td>tCYCLE</td>
<td>Figure 46</td>
</tr>
<tr>
<td>tPDN-CMD</td>
<td>RSL CFM/CFMN and VTERM stable after PDN entry</td>
<td>16</td>
<td>-</td>
<td>tCYCLE</td>
<td>Figure 46</td>
</tr>
<tr>
<td>tPDN-PDN</td>
<td>RSL CFM/CFMN and VTERM stable before PDN exit</td>
<td>16</td>
<td>-</td>
<td>tCYCLE</td>
<td>Figure 46</td>
</tr>
<tr>
<td>tPDN-4CMD</td>
<td>First command after PDN exit (includes lock time for CFM/CFMN)</td>
<td>4096</td>
<td>-</td>
<td>tCYCLE</td>
<td>Figure 46</td>
</tr>
</tbody>
</table>
Operating Characteristics

Electrical Characteristics

Table 15 summarizes all electrical parameters (temperature, current and voltage) that characterize this memory component. The only exception is the supply current values (I_DD) under different operating conditions covered in the Supply Current Profile section.

The first section of parameters is concerned with the thermal characteristics of the memory component.

The second section of parameters is concerned with the current needed by the RQ pins and VREF pin.

The third section of parameters is concerned with the current needed by the DQ pins and voltage levels produced by the DQ pins when driving read data. This section is also concerned with the current needed by the V_TERM pin, and with the resistance levels produced for the internal termination components that attach to the DQ pins.

The fourth section of parameters determines the output voltage levels and the current needed for the serial interface signals.

<table>
<thead>
<tr>
<th>Symbol</th>
<th>Parameter</th>
<th>Minimum</th>
<th>Maximum</th>
<th>Units</th>
</tr>
</thead>
<tbody>
<tr>
<td>( \Theta_{JC} )</td>
<td>Junction-to-case thermal resistance</td>
<td>1.7</td>
<td></td>
<td>°C/Watt</td>
</tr>
<tr>
<td>( I_{RSL} )</td>
<td>RSL RQ or Serial Interface input current ( V_{IN} = V_{IH,RQ,MAX} )</td>
<td>-10</td>
<td>10</td>
<td>( \mu A )</td>
</tr>
<tr>
<td>( I_{REF,RSL} )</td>
<td>( \text{V}<em>{\text{REF},RSL} ) current flowing into ( \text{V}</em>{\text{REF}} ) pin ( V_{\text{REF},RSL,MAX} )</td>
<td>-10</td>
<td>10</td>
<td>( \mu A )</td>
</tr>
<tr>
<td>( V_{OSW,DQ} )</td>
<td>DRSL DQ outputs - high-low swing: ( V_{OSW,DQ} = (V_{IH,DQ} - V_{IL,DQ}) )</td>
<td>0.200</td>
<td>0.400</td>
<td>V</td>
</tr>
<tr>
<td>( R_{TERM,DQ} )</td>
<td>DRSL DQ outputs - termination resistance</td>
<td>40.0</td>
<td>60.0</td>
<td>( \Omega )</td>
</tr>
<tr>
<td>( V_{OL,SI} )</td>
<td>RSL serial interface SDO output - low voltage</td>
<td>0.0</td>
<td>0.25</td>
<td>V</td>
</tr>
<tr>
<td>( V_{OH,SI} )</td>
<td>RSL serial interface SDO output - high voltage</td>
<td>( V_{TERM,RSL} ) - 0.25</td>
<td>( V_{TERM,RSL} )</td>
<td>V</td>
</tr>
</tbody>
</table>
Supply Current Profile

In this section, Table 16 summarizes the supply current (I_{DD}) that characterizes this memory component. This parameter is shown under different operating conditions.

**Table 16 : Supply Current Profile**

<table>
<thead>
<tr>
<th>Symbol</th>
<th>Power State and Steady State Transaction Rates</th>
<th>Maximum @t_{CYCLE} = 2.50 ns</th>
<th>Maximum @t_{CYCLE} = 3.33 ns</th>
<th>Units</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>x16</td>
<td>x8</td>
<td>x4</td>
<td>x2</td>
</tr>
<tr>
<td>I_{DD,PDN}</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Device in PDN, self-refresh enabled. a</td>
<td>15</td>
<td>15</td>
<td></td>
<td></td>
</tr>
<tr>
<td>I_{DD,STBY}</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Device in STBY. This is for a device in STBY with no packets on the Channel a</td>
<td>250</td>
<td>200</td>
<td></td>
<td></td>
</tr>
<tr>
<td>I_{DD,ROW}</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>ACT command every t_{RR}, PRE command every t_{PP}. a</td>
<td>550</td>
<td>440</td>
<td></td>
<td></td>
</tr>
<tr>
<td>I_{DD,WR}</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>ACT command every t_{RR}, PRE command every t_{PP}, WR command every t_{CC}. a</td>
<td>1050</td>
<td>900</td>
<td>820</td>
<td>780</td>
</tr>
<tr>
<td>I_{DD,RD}</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>ACT command every t_{RR}, PRE command every t_{PP}, RD command every t_{CC}. a,b</td>
<td>1200</td>
<td>1050</td>
<td>970</td>
<td>930</td>
</tr>
<tr>
<td>I_{TERM,DRSL,RD}</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>RD command every t_{CC}. c</td>
<td>160</td>
<td>80</td>
<td>40</td>
<td>20</td>
</tr>
<tr>
<td>I_{TERM,DRSL,WR}</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>WR command every t_{CC}. c</td>
<td>96</td>
<td>48</td>
<td>24</td>
<td>12</td>
</tr>
</tbody>
</table>

a. I_{DD} current @ V_{DD,MAX} flowing into V_{DD} pins
b. This does not include the I_{OL,DD} sink current. The device dissipates I_{OL,DD}V_{TERM,DD} in each DQ/DQN pair when driving data.
c. I_{TERM,DRSL} current @ V_{TERM,DD,MAX} flowing into V_{TERM} pins
Timing Characteristics

Table 17 summarizes all timing parameters that characterize this memory component. The only exceptions are the core timing parameters that are speed-bin dependent. Refer to the Timing Parameters section for more information.

The first section of parameters pertains to the timing of the DQ pins when driving read data.

The second section of parameters is concerned with the timing for the serial interface signals when driving register read data.

The third section of parameters is concerned with the time intervals needed by the interface to transition between power states.

<table>
<thead>
<tr>
<th>Symbol</th>
<th>Parameter and Other Conditions</th>
<th>Minimum</th>
<th>Maximum</th>
<th>Units</th>
<th>Figure(s)</th>
</tr>
</thead>
<tbody>
<tr>
<td>tQ,DQ</td>
<td>DRSL DQ output delay (variation across 16 Q bits on each DQ pin) from drive points - output delay</td>
<td>-0.052</td>
<td>+0.052</td>
<td>ns</td>
<td>Figure 62</td>
</tr>
<tr>
<td></td>
<td>@ 2.50 ns &gt; tCYCLE ≥ 2.00 ns</td>
<td>-0.065</td>
<td>+0.065</td>
<td>ns</td>
<td></td>
</tr>
<tr>
<td></td>
<td>@ 3.33 ns &gt; tCYCLE ≥ 2.50 ns</td>
<td>-0.080</td>
<td>+0.080</td>
<td>ns</td>
<td></td>
</tr>
<tr>
<td></td>
<td>@ 3.83 ns ≥ tCYCLE ≥ 3.33 ns</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>tQOFF,DQ</td>
<td>DRSL DQ output delay offset (a fixed value for all 16 Q bits on each DQ pin) from drive points - output delay</td>
<td>0.00</td>
<td>+0.20</td>
<td>tCYCLE</td>
<td>Figure 62</td>
</tr>
<tr>
<td>tOR,DQ, tOF,DQ</td>
<td>DRSL DQ output - rise and fall times (20%-80%).</td>
<td>0.02</td>
<td>0.04</td>
<td>tCYCLE</td>
<td>Figure 62</td>
</tr>
<tr>
<td>tQ,SI</td>
<td>Serial SCK-to-SDO output delay @ CLOAD_MAX = 15 pF</td>
<td>2</td>
<td>15</td>
<td>ns</td>
<td>Figure 64</td>
</tr>
<tr>
<td>tP,SI</td>
<td>Serial SDI-to-SDO propagation delay @ CLOAD_MAX = 15 pF</td>
<td>-</td>
<td>15</td>
<td>ns</td>
<td>Figure 64</td>
</tr>
<tr>
<td>tOR,SI, tOF,SI</td>
<td>Serial SDO output rise/fall (20%-80%) @ CLOAD_MAX = 15 pF</td>
<td>-</td>
<td>10</td>
<td>ns</td>
<td>Figure 64</td>
</tr>
<tr>
<td>tPDN-ENTRY</td>
<td>Time for power state to change after PDN entry</td>
<td>-</td>
<td>16</td>
<td>tCYCLE</td>
<td>Figure 46</td>
</tr>
<tr>
<td>tPDN-EXIT</td>
<td>Time for power state to change after PDN exit</td>
<td>0</td>
<td>-</td>
<td>tCYCLE</td>
<td>Figure 46</td>
</tr>
</tbody>
</table>
Table 18: Timing Parameters

<table>
<thead>
<tr>
<th>Symbol</th>
<th>Parameter and Other Conditions</th>
<th>Min (A)</th>
<th>Min (B)</th>
<th>Min (C)</th>
<th>Units</th>
<th>Figure(s)</th>
</tr>
</thead>
<tbody>
<tr>
<td>tCYCLE</td>
<td>Row-cycle time: interval between successive ROWA-ACT or ROWP-REFA or ROWP-REFI activate commands to the same bank.</td>
<td>16</td>
<td>20</td>
<td>24</td>
<td>28</td>
<td>Figure 4 - Figure 7</td>
</tr>
<tr>
<td>tAS</td>
<td>Row-asserted time: interval between a ROWA-ACT or ROWP-REFA or ROWP-REFI activate command and a ROWP-PRE command or ROWP-REFP precharge command to the same bank. Note that tAS,A-D is 64 ns for all timing bins.</td>
<td>10</td>
<td>13</td>
<td>17</td>
<td>17</td>
<td>Figure 4 - Figure 7</td>
</tr>
<tr>
<td>tPP</td>
<td>Row-precharge time: interval between a ROWP-PRE or ROWP-REFP precharge command and a ROWA-ACT or ROWP-REFA or ROWP-REFI activate command to the same bank.</td>
<td>6</td>
<td>7</td>
<td>7</td>
<td>7</td>
<td>Figure 4 - Figure 7</td>
</tr>
<tr>
<td>tRDP</td>
<td>Precharge-to-precharge time: interval between successive ROWP-PRE or ROWP-REFP precharge commands to different banks.</td>
<td>4</td>
<td>4</td>
<td>4</td>
<td>4</td>
<td>Figure 4 - Figure 7</td>
</tr>
<tr>
<td>tRR</td>
<td>Row-to-row time: interval between a ROWA-ACT or ROWP-REFA or ROWP-REFI activate command to different banks.</td>
<td>4</td>
<td>4</td>
<td>4</td>
<td>4</td>
<td>Figure 4 - Figure 7</td>
</tr>
<tr>
<td>tRC</td>
<td>Row-to-column-read delay: interval between a ROWA-ACT activate command and a COL-RD read command to the same bank.</td>
<td>5</td>
<td>7</td>
<td>7</td>
<td>7</td>
<td>Figure 4 - Figure 7</td>
</tr>
<tr>
<td>tCC</td>
<td>Row-column-write delay: interval between a ROWA-ACT activate command and a COL-WR or COLM-WRM write command to the same bank.</td>
<td>1</td>
<td>3</td>
<td>3</td>
<td>3</td>
<td>Figure 4 - Figure 7</td>
</tr>
<tr>
<td>tAC</td>
<td>Column access delay: interval from COL-RD read command to Q read data</td>
<td>6</td>
<td>7</td>
<td>7</td>
<td>7</td>
<td>Figure 10</td>
</tr>
<tr>
<td>tWD</td>
<td>Column write delay: interval from a COL-WR or COLM-WRM write command to D write data.</td>
<td>3</td>
<td>3</td>
<td>3</td>
<td>3</td>
<td>Figure 9</td>
</tr>
<tr>
<td>tCC</td>
<td>Column-to-column time: interval between successive COL-RD commands, or between successive COL-WR or COLM-WRM commands.</td>
<td>2</td>
<td>2</td>
<td>2</td>
<td>2</td>
<td>Figure 4 - Figure 7</td>
</tr>
<tr>
<td>tDP</td>
<td>Read-to-write bubble time: interval between the end of an R read data packet and the start of a D write data packet (the end of a data packet is the time interval tCC after its start).</td>
<td>3</td>
<td>3</td>
<td>3</td>
<td>3</td>
<td>Figure 13</td>
</tr>
<tr>
<td>tDR</td>
<td>Write-to-read bubble time: interval between the end of a D write data and the start of Q read data packet (the end of a data packet is the time interval tCC after its start).</td>
<td>3</td>
<td>3</td>
<td>3</td>
<td>3</td>
<td>Figure 13</td>
</tr>
<tr>
<td>tWR,MIN</td>
<td>Read-to-write time: interval between a COL-RD read command and a COL-WR or COLM-WRM write command.</td>
<td>8</td>
<td>9</td>
<td>9</td>
<td>9</td>
<td>Figure 12</td>
</tr>
<tr>
<td>tWR</td>
<td>Write-to-read time: interval between a COL-WR or COLM-WRM write command and a COL-RD read command.</td>
<td>9</td>
<td>10</td>
<td>10</td>
<td>10</td>
<td>Figure 12</td>
</tr>
<tr>
<td>tPP</td>
<td>Pre-to-precharge time: interval between a COL-RD read command and a ROWP-PRE precharge command to the same bank.</td>
<td>3</td>
<td>4</td>
<td>4</td>
<td>4</td>
<td>Figure 4 - Figure 7</td>
</tr>
<tr>
<td>tPP</td>
<td>Write-to-precharge time: interval between a COL-WR or COLM-WRM write command and a ROWP-PRE precharge command to the same bank.</td>
<td>10</td>
<td>12</td>
<td>12</td>
<td>12</td>
<td>Figure 4 - Figure 7</td>
</tr>
<tr>
<td>tDR</td>
<td>Write data-to-read time: interval between the start of a D write data and a COL-RD read command to the same bank.</td>
<td>6</td>
<td>7</td>
<td>7</td>
<td>7</td>
<td>Figure 12</td>
</tr>
<tr>
<td>tDP</td>
<td>Write data-to-precharge time: interval between D write data and ROWP-PRE precharge command to the same bank.</td>
<td>7</td>
<td>9</td>
<td>9</td>
<td>9</td>
<td>Figure 9</td>
</tr>
<tr>
<td>tLRRn-LRRn</td>
<td>Interval between ROWP-LRRn command and a subsequent ROWP-LRRn command.</td>
<td>16</td>
<td>20</td>
<td>24</td>
<td>Table 5</td>
<td></td>
</tr>
<tr>
<td>tREFx-LRRn</td>
<td>Interval between ROWP-REFx command and a subsequent ROWP-LRRn command.</td>
<td>16</td>
<td>20</td>
<td>24</td>
<td>Table 5</td>
<td></td>
</tr>
<tr>
<td>tLPW-LRRn</td>
<td>Interval between ROWP-LRPw command and a subsequent ROWP-LRRn command.</td>
<td>16</td>
<td>20</td>
<td>24</td>
<td>Table 5</td>
<td></td>
</tr>
<tr>
<td>tLPW-REFx</td>
<td>Interval between ROWP-LRPw command and a subsequent ROWP-REFx command.</td>
<td>16</td>
<td>20</td>
<td>24</td>
<td>Table 5</td>
<td></td>
</tr>
</tbody>
</table>

a. The t\text{min} parameter is applicable to all transaction types (read, write, refresh, etc.). Read and write transactions may have an additional limitation, depending upon how many column accesses (each requiring tCC) are performed in each row access (tCC). The table lists the special cases (t\text{RCD-R}, t\text{CC}-W, 2t\text{CC}, t\text{WRR}, t\text{CC}-ERAW) in which two column accesses are performed in each row access. Note that t\text{WRR}, 2t\text{CC}, t\text{ERAW} uses a relaxed value of t\text{RCD-R} that is equal to t\text{RCD-R,MIN}. All other parameters are minimum.

b. t\text{DQ,MIN} is the t\text{DQ} parameter for precharges to different bank sets. See “Simultaneous Precharge” on page 54.

c. t\text{DQ,MIN} is the t\text{DQ} parameter for activates to different bank sets. See “Simultaneous Activation” on page 53.

d. See “Propagation Delay” on page 27.

e. t\text{WR-D} is the t\text{WR} parameter for write-read accesses to different bank sets. See “Multiple Bank Sets and the ERAW Feature” on page 51. Also, note that the value of t\text{WR-D} may not take on the values (3,5,7) within the range of t\text{WR-D,MIN} -- t\text{WR-D,MAX}. t\text{WR-D} may assume any value ≥ t\text{WR-D,MIN}, when used with the ERAW feature.

f. ROWP-LRRn includes the commands (ROWP-LRR0, ROWP-LRR1, LOWP-LRR2). ROWP-REFx includes the commands (ROWP-REFA, ROWP-REFI, LOWP-REFP).
Receive/Transmit Timing

Clocking

Figure 59 shows a timing diagram for the CFM/CFMN clock pins of the memory component. This diagram represents a magnified view of these pins. This diagram shows only one clock cycle.

CFM and CFMN are differential signals: one signal is the complement of the other. They are also high-true signals - a low voltage represents a logical zero and a high voltage represents a logical one. There are two crossing points in each clock cycle. The primary crossing point includes the high-voltage-to-low-voltage transition of CFM (indicated with the arrowhead in the diagram). The secondary crossing point includes the low-voltage-to-high-voltage transition of CFM. All timing events on the RSL signals are referenced to the first set of edges.

Timing events are measured to and from the crossing point of the CFM and CFMN signals. In the timing diagram, this is how the clock-cycle time (t_{CYCLE} or t_{CYC, CFM}), clock-low time (t_{L, CFM}) and clock-high time (t_{H, CFM}) are measured.

Because timing intervals are measured in this fashion, it is necessary to constrain the slew rate of the signals. The rise (t_{R, CFM}) and fall time (t_{F, CFM}) of the signals are measured from the 20% and 80% points of the full-swing levels.

\[
20\% = V_{IL, CFM} + 0.2 \times (V_{IH, CFM} - V_{IL, CFM})
\]

\[
80\% = V_{IL, CFM} + 0.8 \times (V_{IH, CFM} - V_{IL, CFM})
\]

Figure 59: Clocking Waveforms
RSL RQ Receive Timing

Figure 60 shows a timing diagram for the RQ11...0 request pins of the memory component. This diagram represents a magnified view of the pins and only a few clock cycle (CFM and CFMN are the clock signals). Timing events are measured to and from the primary CFM/CFMN crossing point in which CFM makes its high-voltage-to-low-voltage transition. The RQ11...0 signals are low-true: a high voltage represents a logical zero and a low voltage represents a logical one. Timing events on the RQ11...0 pins are measured to and from the point that the signal reaches the level of the reference voltage $V_{REF,RSL}$.

Because timing intervals are measured in this fashion, it is necessary to constrain the slew rate of the signals. The rise ($t_{R,RQ}$) and fall time ($t_{F,RQ}$) of the signals are measured from the 20% and 80% points of the full-swing levels.

$$20% = V_{IL,RQ} + 0.2(V_{IH,RQ} - V_{IL,RQ})$$

$$80% = V_{IL,RQ} + 0.8(V_{IH,RQ} - V_{IL,RQ})$$

There are two data receiving windows defined for each RQ11...0 signal. The first of these (labeled "0") has a set time ($t_{S,RQ}$) and a hold time, ($t_{H,RQ}$) measured around the primary CFM/CFMN crossing point. The second (labeled "1") has a set time ($t_{S,RQ}$) and a hold time ($t_{H,RQ}$) measured around a point 0.5*[$t_{CYCLE}$ after the primary CFM/CFMN crossing point.

---

**Figure 60 : RSL RQ Receive Waveform**
DRSL DQ Receive Timing

Figure 61 shows a timing diagram for receiving write data on the DQ/DQN data pins of the memory component. This diagram represents a magnified view of the pins and only a few clock cycles are shown (CFM and CFMN are the clock signals). Timing events are measured to and from the primary CFM/CFMN crossing point in which CFM makes its high-voltage-to-low-voltage transition. The DQ15...0/DQN15...0 signals are high-true: a low voltage represents a logical zero and a high voltage represents a logical one. They are also differential - timing events on the DQ15...0/DQN15...0 pins are measured to and from the point that each differential pair crosses.

Because timing intervals are measured in this fashion, it is necessary to constrain the slew rate of the signals. The rise time (t_{IR, DQ}) and fall time (t_{IF, DQ}) of the signals are measured from the 20% and 80% points of the full-swing levels.

\[
20\% = V_{IL, DQ} + 0.2(V_{IH, DQ} - V_{IL, DQ})
\]
\[
80\% = V_{IL, DQ} + 0.8(V_{IH, DQ} - V_{IL, DQ})
\]

There are 16 data receiving windows defined for each DQ15...0/DQN15...0 pin pair. The receiving windows for a particular DQi/DQNi pin pair is referenced to an offset parameter t_{DOFF,DQi} (the index “i” may take on the values {0, 1, …, 15} and refers to each of the DQ15…0/DQN15…0 pin pairs).

The t_{DOFF,DQi} parameter determines the time between the primary CFM/CFMN crossing point and the offset point for the DQi/DQNi pin pair. The 16 receiving windows are placed at times t_{DOFF,DQi} + (j/8)*t_{CYCLE} (the index “j” may take on the values {0, 1, …, 15} and refers to each of the receiving windows for the DQi/DQNi pin pair).

The offset values t_{DOFF,DQi} for each of the 16 DQi/DQNi pin pairs can be different. However, each is constrained to lie inside the range \([t_{DOFF,MIN}, t_{DOFF,MAX}]\). Furthermore, each offset value t_{DOFF,DQi} is static and will not change during system operation. Its value can be determined at initialization.

The 16 receiving windows (j = 0 … 15) for the first pair DQ0/DQN0 are labeled "0" through "15". Each window has a set time (t_{S, DQ}) and a hold time (t_{H, DQ}) measured around a point t_{DOFF,DQ0} + (j/8)*t_{CYCLE} after the primary CFM/CFMN crossing point.

The 16 receiving windows (j = 0 … 15) for each of the other pairs DQi/DQNi are also labeled "0" through "15". Each window has a set time (t_{S, DQ}) and a hold time (t_{H, DQ}) measured around a point t_{DOFF,DQi} + (j/8)*t_{CYCLE} after the primary CFM/CFMN crossing point.
Figure 61: DRSL DQ Receive Waveforms
DRSL DQ Transmit Timing

Figure 62 shows a timing diagram for transmitting read data on the DQ15...0/DQN15...0 data pins of the memory component. This diagram represents a magnified view of these pins and only a few clock cycles are shown (CFM and CFMN are the clock signals). Timing events are measured to and from the primary CFM/CFMN crossing point in which CFM makes its high-voltage-to-low-voltage transition. The DQ15...0/DQN15...0 signals are high-true: a low voltage represents a logical zero and a high voltage represents a logical one. They are also differential - timing events on the DQ15...0/DQN15...0 pins are measured to and from the point that each differential pair crosses.

Because timing intervals are measured in this fashion, it is necessary to constrain the slew rate of the signals. The rise (t_{OR,DQ}) and fall time (t_{OF,DQ}) of the signals are measured from the 20% and 80% points of the full-swing levels.

\[
20\% = V_{OL,DQ} + 0.2*(V_{OH,DQ} - V_{OL,DQ})
\]

\[
80\% = V_{OL,DQ} + 0.8*(V_{OH,DQ} - V_{OL,DQ})
\]

There are 16 data transmit windows defined for each DQ15...0/DQN15...0 pin pair. The transmitting windows for a particular DQi/DQNi pin pair is referenced to an offset parameter t_{QOFF,DQi} (the index “i” may take on the values {0, 1, ..., 15} and refers to each of the DQ15...0/DQN15...0 pin pairs).

The \( t_{QOFF,DQi} + t_{Q,DQ,MAX} \) expression determines the time between the primary CFM/CFMN crossing point and the offset point for the DQi/DQNi pin pair. The offset values t_{QOFF,DQi} for each of the 16 DQi/DQNi pin pairs can be different. However, each is constrained to lie inside the range \( t_{QOFF,MIN} - t_{QOFF,MAX} \). Furthermore, each offset value t_{QOFF,DQi} is static; its value will not change during system operation. Its value can be determined at initialization time.

The 16 transmit windows (j = 0 ... 15) for the first pair DQ0/DQ0 are labeled “0” through “15”. Each window begins at the time \( t_{QOFF,DQ0} + t_{Q,DQ,MAX} + ((j+0.5)/8)*t_{CYCLE} \) and ends at the time \( t_{QOFF,DQ0} + t_{Q,DQ,MIN} + ((j+1.5)/8)*t_{CYCLE} \) measured after the primary CFM/CFMN crossing point.

Note that when no read data is to be transmitted on the DQ/DQN pins(and no other component is transmitting on the external DQ/DQN wires), then the voltage level on the DQ/DQN pins will follow the voltage reference value VTERM,DRSL on the VTERM pin. The logical value of each DQ/DQN pin pair in this no-drive state will be “1/1”; when read data is driven, each DQ/DQN pin pair will have either the logical value of “1/0” or “0/1”.
Figure 62: RSL DQ Transmit Waveforms

- CFM
- CFMN

\[ t_{Q,DQ,MAX} \]
\[ [(j+0.5)/8] \cdot t_{CYCLE} \]
\[ t_{Q,DQ,MIN} \]
\[ [(j-0.5)/8] \cdot t_{CYCLE} \]

- DQ0
- DQN0
- DQi
- DQni
- DQ7
- DQN7

\[ t_{QOFF,DQ} \]
\[ t_{QOFF,MIN} \]
\[ t_{QOFF,MAX} \]
\[ t_{OR,DQ} \]
\[ t_{OF,DQ} \]

\[ \text{logic "0"} \]
\[ \text{logic "1"} \]
\[ \text{80%} \]
\[ \text{20%} \]

\[ V_{OH,DQ} \]
\[ V_{OL,DQ} \]
Serial Interface Receive Timing

Figure 63 shows a timing diagram for the serial interface pins of the memory component. This diagram represents a magnified view of the pins only a few clock cycles.

The serial interface pins carry low-true signals: a high voltage represents a logical zero and a low voltage represents a logical one. Timing events are measured to and from the V_{REF,RSL} level. Because timing intervals are measured in this fashion, it is necessary to constrain the slew rate of the signals. The rise time (t_{R,SCK} and t_{R,SI}) and fall time (t_{F,SCK} and t_{F,SI}) of the signals are measured from the 20\% and 80\% points of the full-swing levels.

20\% = V_{IL,SI} + 0.2 \times (V_{IH,SI} - V_{IL,SI})
50\% = V_{IL,SI} + 0.5 \times (V_{IH,SI} - V_{IL,SI})
80\% = V_{IL,SI} + 0.8 \times (V_{IH,SI} - V_{IL,SI})

There is one receiving window defined for each serial interface signal (RST, CMD and SDI pins). This window has a set time (t_{S, RQ}) and a hold time (t_{H, RQ}) measured around the falling edge of the SCK clock signal.

Figure 63 : Serial Interface Receive Waveforms
Serial Interface Transmit Timing

Figure 64 shows a timing diagram for the serial interface pins of the memory component. This diagram represents a magnified view of the pins and only a few clock cycles are shown.

The serial interface pins carry low-true signals: a high voltage represents a logical zero and a low voltage represents a logical one. Timing events are measured to and from the VREF,RSL level. Because timing intervals are measured in this fashion, it is necessary to constrain the slew rate of the signals. The rise time (t\text{OR,SI}) and fall time (t\text{OF,SI}) of the signals are measured from the 20% and 80% points of the full-swing levels.

\[
20\% = V_{OL,SI} + 0.2 \times (V_{OH,SI} - V_{OL,SI}) \\
50\% = V_{OL,SI} + 0.5 \times (V_{OH,SI} - V_{OL,SI}) \\
80\% = V_{OL,SI} + 0.8 \times (V_{OH,SI} - V_{OL,SI})
\]

There is one transmit window defined for the serial interface data signal (SDO pins). This window has a maximum delay time (t\text{Q,SI,MAX}) from the falling edge of the SCK clock signal and a minimum delay time (t\text{Q,SI,MIN}) from the next falling edge of the SCK clock signal.

When the memory component is not selected during a serial device read transaction, it will simply pass the information on the SDI input to the SDO output. This combinational propagation delay parameter is t\text{P,SI}. The t\text{CYC,SCK} will need to be increased during a serial read transaction (relative to the t\text{CYC,SCK} value for a serial write transaction) because of the accumulated propagation delay through all of the XDR DRAM devices on the serial interface.

During Initialization, when the serial identification is determined, the SDI-to-SDO path is registered, so the t\text{CYC,SCK} value can be set to the same value as for serial write transactions. See “Initialization” on page 42.

Figure 64: Serial Interface Transmit Waveforms
Package Description

Package Parasitic Summary

Table 19 summarizes inductance, capacitance, and resistance values associated with each pin group for the memory component. Most of the parameters have maximum values only, however some have both maximum and minimum values.

The first group of parameters are for the CFM/CFMN clock pair pins. They include inductance, capacitance, and resistance values.

The second group of parameters are for the RQ request pins. They include inductance, mutual inductance, capacitance, and resistance values. There are also limits on the spread in inductance and capacitance values allowed in any one memory component.

The third group of parameters are specific to the DQ data pins and include inductance, mutual inductance, capacitance, and resistance values. There are limits on the spread in inductance and capacitance values allowed in any one memory component.

The fourth group of parameters are for the serial interface pins. They include inductance and capacitance values.
Table 19: Package RSL Parasitic Summary

<table>
<thead>
<tr>
<th>Symbol</th>
<th>Parameter and Other Conditions</th>
<th>Minimum</th>
<th>Maximum</th>
<th>Units</th>
</tr>
</thead>
<tbody>
<tr>
<td><strong>LVTERM</strong></td>
<td>VTERM pin - effective input inductance per four bits</td>
<td></td>
<td></td>
<td>nH</td>
</tr>
<tr>
<td><strong>L1,CFM</strong></td>
<td>CFM/CFMN pins - effective input capacitance&lt;sup&gt;b&lt;/sup&gt;</td>
<td></td>
<td>5.0</td>
<td>nH</td>
</tr>
<tr>
<td><strong>C1,CFM</strong></td>
<td>CFM/CFMN pins - effective input capacitance&lt;sup&gt;b&lt;/sup&gt;</td>
<td>1.8</td>
<td>2.4</td>
<td>pF</td>
</tr>
<tr>
<td><strong>R1,CFM</strong></td>
<td>CFM/CFMN pins - effective input resistance</td>
<td>4</td>
<td>18</td>
<td>Ω</td>
</tr>
<tr>
<td><strong>L1,RQ</strong></td>
<td>RSL RQ pins - effective input inductance&lt;sup&gt;b&lt;/sup&gt;</td>
<td></td>
<td>5.0</td>
<td>nH</td>
</tr>
<tr>
<td><strong>C1,RQ</strong></td>
<td>RSL RQ pins - effective input capacitance&lt;sup&gt;b&lt;/sup&gt;</td>
<td>1.8</td>
<td>2.4</td>
<td>pF</td>
</tr>
<tr>
<td><strong>R1,RQ</strong></td>
<td>RSL RQ pins - effective input resistance</td>
<td>4</td>
<td>18</td>
<td>Ω</td>
</tr>
<tr>
<td><strong>L12,RQ</strong></td>
<td>Mutual inductance between adjacent RSL RQ signals</td>
<td></td>
<td>0.6</td>
<td>nH</td>
</tr>
<tr>
<td><strong>ΔL1,RQ</strong></td>
<td>Difference in L1,RQ between any RSL RQ pins of a single device</td>
<td></td>
<td>1.8</td>
<td>nH</td>
</tr>
<tr>
<td><strong>ΔC1,RQ</strong></td>
<td>Difference in C1 between CFM/CFMN average and RSL RQ pins of single device</td>
<td>-0.12, +0.12</td>
<td>pF</td>
<td></td>
</tr>
<tr>
<td><strong>ZPKG,DQ</strong></td>
<td>DRLS DQ pins - package differential impedance note - package trace length should be less than 10mm long.</td>
<td>70</td>
<td>130</td>
<td>Ω</td>
</tr>
<tr>
<td><strong>C1,DQ</strong></td>
<td>DRLS DQ pins - effective input capacitance&lt;sup&gt;a&lt;/sup&gt;</td>
<td></td>
<td>1.8</td>
<td>pF</td>
</tr>
<tr>
<td><strong>ΔC1,DQ</strong></td>
<td>Difference in C1 between DQi and DQNi of each DRLS pair&lt;sup&gt;a&lt;/sup&gt;</td>
<td></td>
<td>0.06</td>
<td>pF</td>
</tr>
<tr>
<td><strong>R1,DQ</strong></td>
<td>DRLS DQ pins - effective input resistance</td>
<td>4</td>
<td>25</td>
<td>Ω</td>
</tr>
<tr>
<td><strong>L1,SI</strong></td>
<td>Serial Interface effective input inductance</td>
<td></td>
<td>8.0</td>
<td>nH</td>
</tr>
<tr>
<td><strong>C1,SI</strong></td>
<td>Serial Interface effective input capacitance</td>
<td>1.7</td>
<td>3.0</td>
<td>pF</td>
</tr>
</tbody>
</table>

<sup>a</sup> This is the effective die input capacitance, and does not include package capacitance.

<sup>b</sup> CFM/RQ/SI should include package capacitance/Impedance, only DQ deos not include package capacitance. This value is a combination of the device I/O circuitry and package capacitance&inductance.
Figure 65: Equivalent Circuits for Package Parasitic
Package Mechanical Drawing

Figure 66 illustrates the XDR DRAM device package and Table 20 summarizes the mechanical parameters for that package.

Table 20: XDR DRAM Package Mechanical Parameters

<table>
<thead>
<tr>
<th>Symbol</th>
<th>Parameter</th>
<th>Min</th>
<th>Max</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td>e1</td>
<td>Ball pitch (x-axis)</td>
<td>1.27</td>
<td>1.27</td>
<td>mm</td>
</tr>
<tr>
<td>e2</td>
<td>Ball pitch (y-axis)</td>
<td>0.80</td>
<td>0.80</td>
<td>mm</td>
</tr>
<tr>
<td>A</td>
<td>Package body length</td>
<td>13.9</td>
<td>14.1</td>
<td>mm</td>
</tr>
<tr>
<td>D</td>
<td>Package body width</td>
<td>14.4</td>
<td>14.6</td>
<td>mm</td>
</tr>
<tr>
<td>E</td>
<td>Package total thickness</td>
<td>0.93</td>
<td>1.13</td>
<td>mm</td>
</tr>
<tr>
<td>E1</td>
<td>Ball height</td>
<td>0.30</td>
<td>0.40</td>
<td>mm</td>
</tr>
<tr>
<td>d</td>
<td>Ball diameter</td>
<td>0.45</td>
<td>0.55</td>
<td>mm</td>
</tr>
</tbody>
</table>
# Table of Contents

- **Overview** .......................................................... 1
- **Features** ............................................................ 1
- **Key Timing Parameters/Part Numbers** .......................... 2
- **General Description** ................................................ 3
- **Pinouts and Definitions** ............................................ 4
- **Pin Description** ..................................................... 5
- **Block Diagram** ........................................................ 6
- **Request Packets** .................................................... 8
  - Request Packet Formats ........................................... 8
  - Request Field Encoding .......................................... 10
  - Request Field Interaction ....................................... 12
  - Request Interaction Cases ....................................... 13
  - Dynamic Request Scheduling .................................... 18
- **Memory Operations** ................................................ 20
  - Write Transactions ................................................ 20
  - Read Transactions ................................................. 22
  - Interleaved Transactions ........................................ 24
  - Read/Write Interaction ........................................... 26
  - Propagation Delay ................................................ 27
- **Register Operations** ............................................... 29
  - Serial Transactions ............................................... 29
  - Serial Write Transaction ....................................... 29
  - Serial Read Transaction ......................................... 29
  - Register Summary ................................................ 31
- **Maintenance Operations** ......................................... 37
  - Refresh Transactions .............................................. 37
  - Interleaved Refresh Transactions ................................ 37
  - Calibration Transactions ........................................ 39
  - Power State Management ........................................ 40
  - Initialization ..................................................... 42
  - XDR DRAM Initialization Overview ............................. 43
  - XDR DRAM Pattern Load with WDSL Reg ....................... 43
  - Sub-Row (Sub-Page) Sensing .................................... 46
- **Special Feature Description** .................................. 47
  - Dynamic Width Control .......................................... 47
  - Write Masking ..................................................... 49
  - Multiple Bank Sets and the ERAW Feature ..................... 51
  - Simultaneous Activation ........................................ 52
  - Simultaneous Precharge ......................................... 54
- **Operating Conditions** ............................................ 55
  - Electrical Conditions ............................................ 55
  - Timing Conditions ................................................ 56
- **Operating Characteristics** ....................................... 57
  - Electrical Characteristics ...................................... 57
  - Supply Current Profile .......................................... 58
  - Timing Characteristics .......................................... 59
  - Timing Parameters ................................................. 60
- **Receive/Transmit Timing** ........................................ 61
  - Clocking ........................................................... 61
  - RSL RQ Receive Timing ........................................... 62
  - DRSL DQ Receive Timing ......................................... 63
  - DRSL DQ Transmit Timing ........................................ 65
  - Serial Interface Receive Timing ................................ 67
  - Serial Interface Transmit Timing ............................... 68
- **Package Description** ............................................. 69
  - Package Parasitic Summary ...................................... 69
  - Package Mechanical Drawing ................................... 72